Global Patent Index - EP 0916139 B1

EP 0916139 B1 20030709 - CURRENT MEMORY AND CIRCUIT ARRANGEMENT COMPRISING CURRENT MEMORIES

Title (en)

CURRENT MEMORY AND CIRCUIT ARRANGEMENT COMPRISING CURRENT MEMORIES

Title (de)

STROMSPEICHER UND SCHALTUNGSANORDNUNG MIT STROMSPEICHERN

Title (fr)

MEMOIRE DE COURANT ET MONTAGE COMPORTANT DES MEMOIRES DE COURANT

Publication

EP 0916139 B1 20030709 (EN)

Application

EP 98905554 A 19980312

Priority

  • GB 9711060 A 19970530
  • IB 9800335 W 19980312

Abstract (en)

[origin: WO9854728A1] A current memory cell comprises a fine MOS memory transistor (T1) and a coarse MOS memory transistor (T2) connected in series between two power supply rails. Such current memory cells are preferably designed so that the sum of the voltage drops across the coarse and fine memory transistors when diode connected is equal to the supply voltage. In order to achieve this while leaving flexibility in choosing the transistor saturation voltages an auxiliary power rail (Vdda) is generated using as a reference the voltage drops across two diode connected transistors (T6, T7) which conduct a current equal to the bias current in the current memory cell (3).

IPC 1-7

G11C 27/02; G06G 7/184

IPC 8 full level

G06G 7/184 (2006.01); G06G 7/12 (2006.01); G11C 27/02 (2006.01)

CPC (source: EP KR US)

G06G 7/12 (2013.01 - EP US); G11C 27/02 (2013.01 - KR); G11C 27/028 (2013.01 - EP US)

Designated contracting state (EPC)

DE FR GB NL

DOCDB simple family (publication)

WO 9854728 A1 19981203; DE 69816231 D1 20030814; DE 69816231 T2 20040415; EP 0916139 A1 19990519; EP 0916139 B1 20030709; GB 9711060 D0 19970723; JP 2000515293 A 20001114; KR 100495198 B1 20050614; KR 20000029643 A 20000525; TW 422977 B 20010221; US 6111438 A 20000829

DOCDB simple family (application)

IB 9800335 W 19980312; DE 69816231 T 19980312; EP 98905554 A 19980312; GB 9711060 A 19970530; JP 52933098 A 19980312; KR 19997000714 A 19990128; TW 87104248 A 19980321; US 6294798 A 19980420