EP 0980163 A3 20020522 - Clock regenerator
Title (en)
Clock regenerator
Title (de)
Taktregenerator
Title (fr)
Régénérateur de signal d'horloge
Publication
Application
Priority
JP 22778098 A 19980812
Abstract (en)
[origin: EP0980163A2] A clock regenerator capable of regenerating the clock signal c in response to the inputted digital data, includes: the oscillating section (voltage generating circuit 4, voltage controlled oscillator 5), the first generating section ( frequency divider 6A, phase/frequency comparator 2) for generating the first comparison signal in response to the frequency difference between the reference signal b and the clock signal c, the second generating section (phase comparator 1) for generating the second comparison signal in response to the phase difference between the inputted digital data a and the clock signal c, the selector 3 for outputting the first comparison signal of the first generating section or the second comparison signal of the second generating section to the oscillating section, and the synchronization detecting section 7 for controlling the selector 3 such that it selects the first comparison signal of the first generating section when the frequency difference between the reference signal b and the clock signal c is out of a predetermined range, and further controlling the selector 3 such that it selects the second comparison signal of the second generating section when the frequency difference falls within a predetermined range. <IMAGE>
IPC 1-7
IPC 8 full level
H03L 7/08 (2006.01); H03L 7/00 (2006.01); H03L 7/087 (2006.01); H03L 7/089 (2006.01); H03L 7/095 (2006.01); H03L 7/14 (2006.01); H04L 7/027 (2006.01); H04L 7/033 (2006.01)
CPC (source: EP KR US)
H03L 7/00 (2013.01 - KR); H03L 7/0896 (2013.01 - EP US); H03L 7/095 (2013.01 - EP US); H03L 7/14 (2013.01 - EP US); H04L 7/033 (2013.01 - EP US)
Citation (search report)
- [A] US 4069462 A 19780117 - DUNN DAVID
- [A] US 5410571 A 19950425 - YONEKAWA MASAYUKI [JP], et al
- [A] US 5786733 A 19980728 - YAMAGUCHI SHIGENORI [JP]
- [A] WO 9617435 A1 19960606 - UNIV CURTIN TECH [AU], et al
- [X] WALKER R ET AL: "A 2.488-GBIT/S SILICON BIPOLAR CLOCK AND DATA RECOVERY CIRCUIT FOR SONET FIBER-OPTIC COMMUNICATIONS NETWORKS", HEWLETT-PACKARD JOURNAL, HEWLETT-PACKARD CO. PALO ALTO, US, vol. 48, no. 5, 1 December 1997 (1997-12-01), pages 111 - 119, XP000752705
Designated contracting state (EPC)
AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE
DOCDB simple family (publication)
EP 0980163 A2 20000216; EP 0980163 A3 20020522; EP 0980163 B1 20051102; DE 69928050 D1 20051208; DE 69928050 T2 20060727; JP 2000059213 A 20000225; KR 100346674 B1 20020727; KR 20000017276 A 20000325; US 6442703 B1 20020827
DOCDB simple family (application)
EP 99115838 A 19990811; DE 69928050 T 19990811; JP 22778098 A 19980812; KR 19990033074 A 19990812; US 37353199 A 19990812