Global Patent Index - EP 1211603 B1

EP 1211603 B1 20030709 - Interface for multi-processor

Title (en)

Interface for multi-processor

Title (de)

Multiprozessorschnittstelle

Title (fr)

Interface pour multiprocesseur

Publication

EP 1211603 B1 20030709 (EN)

Application

EP 01126296 A 20011106

Priority

JP 2000337094 A 20001106

Abstract (en)

[origin: US2002056029A1] Each of processors has an input/output port provided with a data terminal for transmitting and receiving address information and data to be transferred, a mode terminal for transmitting and receiving a mode signal indicative of whether a signal at the data terminal represents the address information or the data to be transmitted, a read/write terminal for transmitting and receiving a read/write signal indicative of a timing for each of the signal at the data terminal and a signal at the mode terminal, an input buffer and an output buffer each connected to the data terminal, a data memory pointer connected to the internal data memory, and a control circuit connected to the mode terminal and to the read/write terminal.

IPC 1-7

G06F 13/12; G06F 15/173

IPC 8 full level

G06F 15/163 (2006.01)

CPC (source: EP US)

G06F 15/163 (2013.01 - EP US)

Designated contracting state (EPC)

DE FR GB

DOCDB simple family (publication)

US 2002056029 A1 20020509; US 6643749 B2 20031104; DE 60100450 D1 20030814; DE 60100450 T2 20031224; EP 1211603 A1 20020605; EP 1211603 B1 20030709

DOCDB simple family (application)

US 98528501 A 20011102; DE 60100450 T 20011106; EP 01126296 A 20011106