EP 1280052 A3 20030409 - Branch fetch architecture for reducing branch penalty without branch prediction
Title (en)
Branch fetch architecture for reducing branch penalty without branch prediction
Title (de)
Verzweigungsabholarchitektur zur Reduzierung von Verzweigungszeitstrafen ohne Verzweigungsvorhersage
Title (fr)
Architecture d'extraction de branchement à pénalité de branchement réduit, sans prévision de branchement
Publication
Application
Priority
US 91729001 A 20010727
Abstract (en)
[origin: EP1280052A2] In lieu of branch prediction, a merged fetch-branch unit operates in parallel with the decode unit within a processor. Upon detection of a branch instruction within a group of one or more fetched instructions, any instructions preceding the branch are marked- regular instructions, the branch instruction is marked as such, and any instructions following branch are marked sequential instructions. Within two cycles, sequential instructions following the last fetched instruction are retrieved and marked, target instructions beginning at the branch target address are retrieved and marked, and the branch is resolved. Either the sequential or target instructions are then dropped depending on the branch resolution, incurring a fixed, 1 cycle branch penalty. <IMAGE>
IPC 1-7
IPC 8 full level
CPC (source: EP US)
G06F 9/3804 (2013.01 - EP US); G06F 9/3842 (2013.01 - EP US)
Citation (search report)
- [A] EP 0378425 A2 19900718 - IBM [US]
- [A] US 6067644 A 20000523 - LEVINE FRANK ELIOT [US], et al
- [A] EP 0190484 A2 19860813 - DATA GENERAL CORP [US]
- [A] EP 0851344 A2 19980701 - TEXAS INSTRUMENTS INC [US]
Designated contracting state (EPC)
AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LI LU MC NL PT SE SK TR
DOCDB simple family (publication)
EP 1280052 A2 20030129; EP 1280052 A3 20030409; JP 2003058366 A 20030228; US 2003023838 A1 20030130; US 7010675 B2 20060307
DOCDB simple family (application)
EP 02254954 A 20020715; JP 2002219623 A 20020729; US 91729001 A 20010727