(19)
(11)EP 3 188 428 A2

(12)EUROPEAN PATENT APPLICATION
published in accordance with Art. 153(4) EPC

(88)Date of publication A3:
14.04.2016

(43)Date of publication:
05.07.2017 Bulletin 2017/27

(21)Application number: 15836598.1

(22)Date of filing:  24.08.2015
(51)International Patent Classification (IPC): 
H04L 27/233(2006.01)
(86)International application number:
PCT/KR2015/008835
(87)International publication number:
WO 2016/032191 (03.03.2016 Gazette  2016/09)
(84)Designated Contracting States:
AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR
Designated Extension States:
BA ME
Designated Validation States:
MA

(30)Priority: 25.08.2014 KR 20140110741

(71)Applicant: Wilkerson, Benjamin P.
Incheon 22183 (KR)

(72)Inventor:
  • Wilkerson, Benjamin P.
    Incheon 22183 (KR)

(74)Representative: Nederlandsch Octrooibureau 
P.O. Box 29720
2502 LS The Hague
2502 LS The Hague (NL)

  


(54)ULTRA LOW POWER WIDEBAND ASYNCHRONOUS BINARY PHASE SHIFT KEYING DEMODULATION CIRCUIT USING FIRST ORDER SIDEBAND FILTERS ALIGNED AT ZERO DEGREE PHASE


(57) An embodiment of the present invention relates to an ultra low power wideband asynchronous binary phase shift keying (BPSK) demodulation method and a circuit configuration thereof. Provided is an ultra low power wideband asynchronous BPSK demodulation circuit configured by comprising: a sideband division and upper sideband signal delay unit dividing a modulated signal into an upper sideband and a lower sideband by a first order high-pass filter and a first order low-pass filter of which a cutoff frequency is a carrier frequency, so as to output an analog signal delayed by a ¼ period of the carrier frequency from an upper sideband analog signal, and a lower sideband analog signal; a data demodulation unit latching, through a hysteresis circuit, a signal generated by a difference between the analog signals in which a phase difference between the delayed upper sideband analog signal and the lower sideband analog signal is aligned at 0°, that is, an analog pulse signal indicated according to a phase shift part of a BPSK modulation signal, so as to demodulate digital data; and a data clock recovery unit for generating a data clock by using a signal digitalized from the lower sideband analog signal through a comparator and a data signal.




Description

BACKGROUND OF THE INVENTION


1. Field of the Invention



[0001] The present invention relates to an ultra low power wideband non-coherent BPSK demodulation method, and the structure of their circuit to demodulate data to align the phase 0° difference between the output signal of 1st order sideband filter that passes lower sideband and the delayed signal that is delayed with π/2 period of carrier frequency from the output signal of 1st order sideband filter that passes upper sideband.

2. Background of the Invention



[0002] BPSK (Binary Phase Shift Keying) signal which is double sideband suppressed carrier signal is used with coherent BPSK demodulation method to synchronize by a carrier signal that is regenerated with an internal oscillator.

[0003] BPSK demodulation is basically used by COSTAS loop that is complicated circuit to consume a heavily power and to limit a transmission speed, because it uses a feed-back loop with internal oscillator. Non-coherent DPSK demodulation circuit to use an analog integrator and switched-capacitor units, is used with an internal oscillator and an analog integrator that are used heavy power consumption and complicated circuits to use large area in chip, and has a drawback to discard whole packet data even one error in the packet occurred.

[0004] According to a BPSK demodulation circuit, Korean registered patent KR-100365982 mentioned about a stable modulation and demodulation circuits to use synchronous signal generator in demodulation unit. According PSK demodulation circuit, Korean registered patent KR-101167023 mentioned about a non-coherent demodulation method that has no internal oscillator.

SUMMARY OF THE INVENTION



[0005] According to an embodiment, the present invention relates to an ultra low power wideband non-coherent binary phase shift keying (BPSK) demodulation method, and the structure of their circuit.

[0006] The structure of the BPSK demodulation circuit comprises: a sideband separation and upper sideband signal delay unit for separating a modulated signal into an upper sideband and a lower sideband through a first order high pass filter and first order low pass filter in which a blocking frequency is same as a carrier frequency, and outputting a lower sideband analog signal and an analog signal delayed as much as 1/4 period of a carrier frequency from an upper sideband analog signal; a data demodulation unit for demodulating digital data by latching a signal generated by a difference in the analog signals through a hysteresis circuit since the delayed upper sideband analog signal and lower sideband analog signal are arranged with a phase 0° difference, wherein the signal generated by a difference in the analog signals is an analog pulse signal shown corresponding to a phase changing part of a BPSK modulation signal; and a data clock recovering unit for generating a data clock by using a data signal and a signal digitalized from the lower sideband analog signal through a comparing unit.

BRIEF DESCRIPTION OF THE DRAWINGS



[0007] 

FIG. 1 is a circuit diagram to describe the structure of an ultra low power wideband non-coherent BPSK demodulator in accordance with an embodiment of the present invention.

FIG. 2 is a timing diagram illustrating signals such as transmitter side signals that are included random data and a BPSK modulated signal in 32 MHz carrier frequency, and receiver side signals in accordance with an embodiment of the present invention.

FIG. 3 is a flowchart to describe the demodulation method in an ultra low power wideband non-coherent BPSK demodulator in accordance with an embodiment of the present invention.


DESCRIPTION OF ILLUSTRATIVE EMBODIMENT



[0008] According to the embodiment, the present invention provides BPSK demodulation circuit and its method for solving problems such as complicated circuit problem, transmission speed problem, and power consumption problem in conventional BPSK demodulation method.

[0009] Also, the present invention provides simple non-coherent BPSK demodulation circuit and their method to transmit wideband digital data in ultra low power.

[0010] According to the embodiment, the present invention provides an ultra low power non-coherent BPSK demodulation circuit which consists of a sideband separation and upper sideband signal delay unit, that separates upper sideband by 1st high-pass filter with cutoff frequency same as carrier frequency and lower sideband by 1st low-pass filter with cutoff frequency same as carrier frequency, and generates analog signal to be delayed from upper sideband analog signal with 1/4 period or π/2 of carrier frequency; a data demodulation unit that demodulates digital data by latching positive pulse and negative pulse through a hysteresis circuit, because of aligning in phase 0° difference between above delayed upper sideband analog signal and above lower sideband analog signal; a data clock recovery unit that generates data clock using the data signal and digitized signal is from above lower sideband analog signal by comparator.

[0011] According to one side, the sideband separation and upper sideband signal delay unit includes a 1st order HPF to separate upper sideband analog signal and a 1st order LPF to separate lower sideband analog signal, from the BPSK modulated signal.

[0012] Also, the unit includes a delay circuit to delay with preset phase from the upper sideband analog signal.

[0013] According to another side, the data demodulation unit includes a subtracter to generate the positive and negative pulses which appear in phase changing edge to be based on the difference of analog signals, because of aligning in phase 0° difference between above delayed upper sideband analog signal and above lower sideband analog signal.

[0014] Also, digital data signal is generated by Schmitt trigger which has hysteresis to latch analog pulse signal that is generated by the subtracter.

[0015] According to another side, the data clock recovery unit includes a comparator to digitize from above lower sideband signal, and can synchronize by data clock signal is recovered by an exclusive-NOR with the input signals such as above digital data signal and the digitized signal by the comparator.

[0016] According to the embodiment, the present invention provides an ultra low power non-coherent BPSK demodulation method which consists of a sideband separation and upper sideband signal delayed stage, that separates upper sideband by 1st high-pass filter with cutoff frequency same as carrier frequency and lower sideband by 1st low-pass filter with cutoff frequency same as carrier frequency, and generates analog signal to be delayed from upper sideband analog signal with 1/4 period or π/2 of carrier frequency; a data demodulation stage that demodulates digital data by latching positive and negative pulses through the hysteresis circuit, because of aligning in phase 0° difference between above delayed upper sideband analog signal and above lower sideband analog signal; a data clock recovery stage that generates data clock signal is recovered by exclusive-NOR with the input signals such as recovered data signal and digitized signal is from above lower sideband analog signal by comparator.

[0017] According to the embodiment, the present invention provides a simple non-coherent BPSK demodulation circuit and their method to transmit wideband digital data for consuming an ultra low power.

[0018] Not only that, the present invention provides the demodulation method to be applied in high speed digital and mobile communication systems which are required ultra low power consumption, and to be easily implemented in a low cost system on chip (SoC).

[0019] Below the embodiment, the present invention encompasses the details of the BPSK demodulation circuit topology and its method referring attached figures.

[0020] Referring now to FIG. 1, the circuit diagram of this invention for describing an ultra low power wideband non-coherent BPSK demodulation topology is shown in it. In the circuit same as in FIG. 1, the BPSK circuit is comprised of a sideband separation and upper sideband signal delay unit 110, a data demodulation unit 120, and a data clock recovery unit 130.

[0021] First of all, the outputs of a sideband separation and upper sideband signal delay unit 110 are a lower sideband analog signal and a phase delayed analog signal from upper sideband analog signal, when a modulation signal for input of the unit is separated to an upper sideband (USB) and a lower sideband (LSB) for sideband analog signals. In this case, the sideband separation is composed of 1st order filters whose cutoff frequency is same as carrier frequency, and a lower sideband signal and an upper sideband signal are acquired by 1st order low-pass filter and 1st order high-pass filter, and a delay circuit to delay with preset phase from upper sideband analog signal. In this unit, the delayed signal can be achieved even the 1st order high-pass filter and the delay circuit are swapped.

[0022] In this case, the upper sideband analog signal that is from the output of 1st order filter, is occurred as fast as π/2 or 1/4 period of carrier frequency rather than the lower sideband analog signal, and the delayed upper sideband signal is occurred through the delay circuit to delay π/2 or 1/4 period of carrier frequency for finding phase changing edge with aligning phase 0° difference between the delayed upper sideband signal and the lower sideband signal.

[0023] Second of all, a data demodulation unit 120 consists of a subtracter to generate positive pulses and negative pulses to be occurred in phase changing edge by the difference of that aligns phase 0° difference between the delayed upper sideband signal and the lower sideband signal.

[0024] And it consists of a hysteresis circuit such as Schmitt trigger to demodulate digital data by latching an analog pulse signal that is from the subtracter, through the circuit of hysteresis.

[0025] Third of all, a data clock recovery unit 130 consists of the comparator and the exclusive-NOR gate that are shown in the figure.

[0026] In this case, a digitized signal is occurred in the output of the comparator when the its input is set to an analog signal that is from the output of above 1st order LPF, and a data clock is discovered through the function of an exclusive-NOR with the digitized signal and above demodulated data signal.

[0027] Referring additionally now to FIG. 2, the timing diagrams of this invention with the random data of 32Mbps transfer rate, transmitter side signal to modulate in BPSK using the random data and 32MHz frequency carrier, and the signals which are processed the BPSK demodulation of receiver side are shown in it.

[0028] In the description of graphs from above to below, graph (a) is described as a random data signal to be modulated in transmitter side, graph (b) is described as a phase shift keying modulation signal to be measured in transmitter side, and graph (c) is described as a bandlimited BPSK signal through a resonance circuit in receiver side.

[0029] Also, graph (d) is described as the analog output signal of 1st order low-pass filter (1st order LPF), graph (e) is described as a delayed analog signal to be delayed with π/2 or 1/4 period of carrier frequency from the output of 1st order high-pass filter (1st order HPF), and graph (f) is described as an analog pulse signal that includes positive pulse and negative pulse to be generated by subtracting from the analog output signal of 1st order low-pass filter to the delayed analog signal that is delayed from the output of 1st order high-pass filter for demodulating data.

[0030] And also, graph (g) is described as a data signal to be demodulated by latching through Schmitt trigger that has a hysteresis characteristic from an analog pulse signal that is the output of the subtracter, and finally graph (h) is described as a data clock signal to be recovered.

[0031] Each illustrated signal appears in a typically clear signal, and the demodulated signal is confirmed in a precise signal. For a practical technology that is used in 0.18µm technology, for example, a high speed operation over 1Gbps can be actualized in the demodulation method for even more speed.

[0032] Referring additionally now to FIG. 3, the flowchart of this invention for describing a demodulation method to be performed in an ultra low power wideband non-coherent BPSK demodulation circuit is shown in it, and each stage can be conducted through the structure of a BPSK demodulation circuit that describes in FIG. 1.

[0033] In stage (310), an upper sideband and a lower sideband are separated from the modulated signal by a 1st HPF and a 1st LPF that separates each sideband analog signals for an upper sideband and a lower sideband, and this stage outputs a lower sideband analog signal and a delayed analog signal to be delayed with preset phase from an upper sideband analog signal. In this stage, the delayed signal can be achieved even the 1st order high-pass filter and the delay circuit are swapped.

[0034] In this stage, the upper sideband analog signal is occurred as fast as π/2 or 1/4 period of carrier frequency rather than the lower sideband analog signal, and the delayed upper sideband signal is occurred through the delay circuit to delay π/2 or 1/4 period of carrier frequency for finding phase changing edge with aligning phase 0° difference between the delayed upper sideband signal and the lower sideband signal.

[0035] In stage (320), an analog pulse signal which is constructed with positive and negative pulses, is occurred in phase changing edge by the difference of the analog signals, because the upper sideband delayed and the lower sideband analog signals of stage (310) are aligned in phase 0°.

[0036] By latching above analog pulse signal through Schmitt trigger that has a hysteresis characteristic, the digital data can be demodulated.

[0037] Finally, in stage (330), a digital clock is recovered by an exclusive-NOR gate whose inputs are a signal that is digitized from the lower sideband analog signal among the outputs of stage (310) by a comparator, and the digital data that is demodulated in stage (320).

[0038] By the illustrative embodiment of this invention, the non-coherent BPSK demodulation circuit and its method that work to transmit a wideband digital data, in an ultra low power and simple circuitry, are offered.

[0039] On top of that, the demodulation method to implement in digital communication and mobile communication device for consuming ultra low power is provided, also it applies a system on chip (SoC) in low cost.

[0040] Through the embodiment of the invention, a non-coherent BPSK demodulation method can be embodied in program instruction forms to be conducted by various computing methods, and saved in a computer readable media. The computer readable media can be included in stand alone or combination with data structure, data file and program instruction. The program instruction to be saved in above media will be possible to use what is constructed and specially designed, or announced by ordinary skilled of computer software for the embodiment. The examples of the computer readable recording media are a floppy disk, a hard disk, a magnetic media such as magnetic tape, an optical media such as DVD and CD-ROM, a magneto-optical media such as a floptical disk, and a particularly designed hardware device such as RAM, ROM and a flash memory to be saved and performed by program instruction. In the example of program instruction, it includes with a machine code that is constructed by a compiler, also a high level language to be executed using an interpreter by a computer. Above hardware device is organized to be operated into more than one software module for performing the operation of the embodiment, and the opposite is also.

[0041] While the invention has been particularly shown and described with reference to the preferred embodiments in the system, the structure, the device and the circuit thereof, it will be understood by those skilled in the art that the foregoing and other changes in form, and details may be made therein without departing from the spirit and scope of the invention.

[0042] Therefore, another embodiments, another examples, and claims that are equivalent, are covered in the scope of following claims.


Claims

1. In the circuit structure of an ultra low power wideband non-coherent BPSK demodulator using first order sideband filters with phase zero alignment, an ultra low power wideband non-coherent binary phase shift keying demodulation circuit comprises:

a sideband separation and upper sideband signal delay unit to output a lower sideband analog signal and a phase delayed analog signal to be delayed with preset phase from upper sideband analog signal, when a modulation signal in the input of this unit is divided to an upper sideband and a lower sideband by 1st order filters whose cutoff frequency is same as carrier frequency;

a data demodulation unit to demodulate digital data through a hysteresis circuit that latches an analog pulse signal to appear in the phase changing edge of BPSK modulation signal, because phase difference between above lower sideband analog signal and above delayed upper sideband analog signal set to phase 0°; and

a data clock recovery unit to recover data clock using a digitized signal from above lower sideband analog signal and above demodulated digital data signal, also

above sideband separation and upper sideband signal delay unit comprises:

a 1st order low-pass filter (1st order LPF) whose cutoff frequency is same as carrier frequency isolates lower sideband from above modulated signal;

a 1st order high-pass filter (1st order HPF) whose cutoff frequency is same as carrier frequency isolates upper sideband from above modulated signal; and

a delay circuit to delay with preset phase from upper sideband analog signal that is the output of above 1st order HPF,

above data demodulation unit comprises:

a subtracter to generate an analog pulse signal to appear in the phase changing edge of the modulation signal, and the edge is caused by the difference of analog signals which are above lower sideband analog signal and above delayed upper sideband analog signal because phase difference between above analog signals set to phase 0°; and

a Schmitt trigger that is a hysteresis circuit to demodulate digital data by latching the analog pulse signal,

above data clock recovery unit comprises:

a comparator to digitize from above lower sideband analog signal; and

an exclusive-NOR gate to compare above lower sideband digital signal with above demodulated digital data signal,

and to be with emphasis in following characteristics:

above upper sideband analog signal that is from the output of 1st order filter, is occurred as fast as π/2 or 1/4 period of carrier frequency rather than above lower sideband analog signal, and above delayed upper sideband signal is occurred through the delay circuit to delay π/2 or 1/4 period of carrier frequency for finding phase changing edge with aligning phase 0° difference between the delayed upper sideband signal and the lower sideband signal.


 
2. The ultra low power wideband non-coherent BPSK demodulation circuit of claim 1, wherein above sideband separation and upper sideband signal delay unit comprises a 1st order HPF that isolates upper sideband, a 1st order LPF that isolates lower sideband, and a delay circuit, also the output of above 1st order HPF whose cutoff frequency is same as carrier frequency, is an upper sideband analog signal that is π/4 or 1/8 period faster than above BPSK modulated signal, and a delayed upper sideband analog signal that is generated by above delay circuit to delay π/2 or 1/4 period of carrier frequency from above upper sideband analog signal, is π/4 or 1/8 period slower than above BPSK modulated signal, and the output of above 1st order LPF whose cutoff frequency is same as carrier frequency, is a lower sideband analog signal that is also π/4 or 1/8 period slower than above BPSK modulated signal, and to be with emphasis in stable search for the phase changing edge of above BPSK modulated signal in the phase 0° difference of above delayed upper sideband signal and above lower sideband signal because the phase difference of above 1st HPF output signal and above 1st LPF output signal whose center is carrier frequency, is fixed to π/2 in a range from upper sideband to lower sideband, and the delayed signal aligns to lower sideband signal with phase 0° difference.
 
3. The ultra low power wideband non-coherent BPSK demodulation circuit of claim 1, wherein above data demodulation unit comprises a subtracter and a Schmitt trigger that is a hysteresis circuit, and to be with emphasis in the characteristic to demodulate digital data by latching an analog pulse signal that consists of positive and negative pulses which appear in phase changing edge to be based on the difference of analog signals, because of aligning in phase 0° difference between above delayed upper sideband analog signal and above lower sideband analog signal.
 
4. The ultra low power wideband non-coherent BPSK demodulation circuit of claim 1, wherein above data clock recovery unit comprises a comparator and an exclusive-NOR gate, and to be with emphasis in the characteristic to recover a data clock through the calculation of above exclusive-NOR gate with above digital data signal and a digital signal to be digitized from above lower sideband analog signal.
 
5. In the flowchart of an ultra low power wideband non-coherent BPSK demodulation method using first order sideband filters with phase zero alignment, an ultra low power wideband non-coherent binary phase shift keying demodulation method comprises:

a sideband separation and upper sideband signal delay stage to output a lower sideband analog signal and a phase delayed analog signal to be delayed with preset phase from upper sideband analog signal, when a modulation signal in the input of this stage is divided to an upper sideband and a lower sideband by 1st order filters whose cutoff frequency is same as carrier frequency;

a data demodulation stage to demodulate digital data through a hysteresis circuit that latches an analog pulse signal to appear in the phase changing edge of BPSK modulation signal, because phase difference between above lower sideband analog signal and above delayed upper sideband analog signal set to phase 0°; and

a data clock recovery stage to recover data clock using a digitized signal from above lower sideband analog signal and above demodulated digital data signal, also

above sideband separation and upper sideband signal delay stage comprises:

a stage to isolate lower sideband from above modulated signal by a 1st order low-pass filter (1st order LPF) whose cutoff frequency is same as carrier frequency;

a stage to isolate upper sideband from above modulated signal by 1st order high-pass filter (1st order HPF) whose cutoff frequency is same as carrier frequency; and

a delay stage to delay with preset phase from upper sideband analog signal that is the output of above 1st order HPF,

above data demodulation stage comprises:

a stage to generate an analog pulse signal to appear in the phase changing edge of the modulation signal by a subtracter, and the edge is caused by the difference of analog signals which are above lower sideband analog signal and above delayed upper sideband analog signal because phase difference between above analog signals set to phase 0°; and

a stage to demodulate digital data through latching the analog pulse signal by a Schmitt trigger that is a hysteresis circuit,

above data clock recovery stage comprises:

a stage to convert a digital signal from above lower sideband analog signal by a comparator; and

a stage to recover a data clock for comparing above lower sideband digital signal with above demodulated digital data signal by an exclusive-NOR gate,

and to be with emphasis in following characteristics:

above upper sideband analog signal that is from the output of 1st order filter, is occurred as fast as π/2 or 1/4 period of carrier frequency rather than above lower sideband analog signal, and above delayed upper sideband signal is occurred through the delay circuit to delay π/2 or 1/4 period of carrier frequency for finding phase changing edge with aligning phase 0° difference between the delayed upper sideband signal and the lower sideband signal.


 




Drawing














Cited references

REFERENCES CITED IN THE DESCRIPTION



This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

Patent documents cited in the description