(19)
(11)EP 1 935 096 B1

(12)EUROPEAN PATENT SPECIFICATION

(45)Mention of the grant of the patent:
29.12.2010 Bulletin 2010/52

(21)Application number: 06803893.4

(22)Date of filing:  20.09.2006
(51)International Patent Classification (IPC): 
H03M 3/02(2006.01)
(86)International application number:
PCT/US2006/036609
(87)International publication number:
WO 2007/040989 (12.04.2007 Gazette  2007/15)

(54)

SYSTEM AND METHOD FOR ADJUSTING DITHER IN A DELTA SIGMA MODULATOR

SYSTEM UND VERFAHREN ZUM DITHER-ANPASSEN IN EINEN DELTA-SIGMA-MODULATOR

SYSTEME ET PROCEDE PERMETTANT D'AJUSTER LA VIBRATION DANS UN MODULATEUR DELTA SIGMA


(84)Designated Contracting States:
AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU LV MC NL PL PT RO SE SI SK TR

(30)Priority: 30.09.2005 US 242110

(43)Date of publication of application:
25.06.2008 Bulletin 2008/26

(73)Proprietor: ST-Ericsson SA
1228 Plan-les-Ouates (CH)

(72)Inventor:
  • SOMAYAJULA, Shyam S.
    Austin, Texas 78727 (US)

(74)Representative: Style, Kelda Camilla Karen et al
Page White & Farrer Bedford House John Street
London, WC1N 2BF
London, WC1N 2BF (GB)


(56)References cited: : 
EP-A- 1 335 543
EP-A2- 0 308 982
  
  • CHRIS BINAN WANG ET AL: "A 113-DB DSD AUDIO ADC USING A DENSITY-MODULATED DITHERING SCHEME" IEEE JOURNAL OF SOLID-STATE CIRCUITS, IEEE SERVICE CENTER, PISCATAWAY, NJ, US, vol. 38, no. 1, January 2003 (2003-01), pages 114-119, XP001223265 ISSN: 0018-9200
  
Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).


Description

Background



[0001] A delta sigma modulator is an electronic component configured to output a digital signal to represent an analog input signal. The modulator outputs the digital signal at a logic high value or a logic low value at a relatively high frequency to represent the analog signal. Because the digital signal is highly quantized, the digital signal typically has significant quantization noise. To prevent the quantization noise from adversely affecting the modulator, the modulator is generally designed to shape the frequency response of the quantization noise such that the noise appears outside of a frequency range of interest, i.e., the passband of the modulator.

[0002] This technique is described in EP 0308982 where a delta sigma modulator shapes the noise to be distributed in a further biased frequency range higher than the band of the signal.

[0003] When used in an analog-to-digital converter (ADC), the digital output of a delta sigma modulator feeds back and is modulated with a reference voltage. Under ideal circumstances, the reference voltage is a constant DC voltage. During the operation of the modulator, however, the reference voltage may pick up electrical interference from other circuitry on the same substrate that is referred to as tones. When the energy of the analog input signal of the modulator is relatively low (e.g., no input signal is applied), the modulator may convolve the tones with out-of-band tones caused by limit cycle oscillations. The convolution may cause the tones to get folded down into spurious tones in the frequency range of interest. The spurious tones may degrade the performance of the modulator.

[0004] The technical paper by Wang, et al entitled "A 113-dB DSD Audio ADC Using a Density-Modulated Dithering Scheme"; IEEE Journal of Solid-State Circuits, Vol. 38., No. 1, pages 114-119, ISSN: 0018-9200 discloses a stereo audio delta sigma ADC which utilizes a density modulated dithering scheme to reduce the tone level in the signal band.

[0005] EP 1335543 discloses an analog-to-digital-converter that services voice communications that includes time dithering so the ADC produces less output noise in the form of tones.

[0006] It would be desirable to minimize sensitivity to spurious tones to reduce performance degradation of a delta sigma modulator.

Summary



[0007] According to a first aspect of the invention there is provided a delta sigma modulator comprising: loop filter circuitry configured to generate a first analog signal; quantitizer circuitry configured to generate a digital signal using the first analog signal; and dither control circuitry configured to use the digital signal to adjust an amount of dither applied to the first analog signal; wherein the dither control circuitry is configured to increase the amount of dither applied to the first analog signal in response to a decrease in the low frequency content of the digital signal, and wherein the dither control circuitry is configured to decrease the amount of dither applied to the first analog signal in response to an increase in the low frequency content of the digital signal, characterised in that: the dither control circuitry is configured to adjust the amount of dither applied to the first analog signal by comparing a current value of the digital signal to a previous value of the digital signal, and wherein the dither control circuitry is configured to decrease the amount of dither applied to the first analog signal in response to the current value being equal to the previous value.

[0008] According to a second aspect of the invention there is provided a method comprising: generating a first analog signal using loop filter circuitry of a delta sigma modulator; generating a digital output signal using quantizer circuitry in accordance with the first analog signal; and, wherein increasing the amount of dither applied to the first analog signal in response to a decrease in the low frequency content of the digital signal, and decreasing the amount of dither applied to the first analog signal in response to an increase in the low frequency content of the digital signal, whereby generating the digital output signal uses the amount of dither and the method characterised by: signal generating the amount of dither in accordance with comparing at least a current value and a previous value of the digital output signal, such that the amount of dither is applied to the first analog signal is decreased in response to the current value being equal to the previous value.

[0009] According to another exemplary embodiment, communications device is provided. The communications device comprises an antenna configured to receive an analog input signal, a mobile communications sub-system configured to communicate with a remote host using the antenna and including an analog-to-digital converter (ADC), and an input/output sub-system configured to communicate with the mobile communications sub-system. The ADC includes a delta sigma modulator as described above.

BRIEF DESCRIPTION OF THE DRAWINGS



[0010] 

FIG. 1 is a block diagram illustrating one embodiment of a delta sigma modulator.

FIG. 2 is a block diagram illustrating one embodiment of dither control circuitry.

FIG. 3 is a block diagram illustrating one embodiment of a dither control unit.

FIG. 4 is a block diagram illustrating one embodiment of a mobile communications sub-system.

FIG. 5 is a block diagram illustrating one embodiment of a mobile device that includes the mobile communication sub-system shown in FIG. 4.


Detailed Description



[0011] In the following Detailed Description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology, such as "top," "bottom," "front," "back," "leading," "trailing," etc., is used with reference to the orientation of the Figure(s) being described. Because components of embodiments of the present invention can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting.

[0012] As described herein, a delta sigma modulator is provided that generates a digital output signal in accordance with an analog input signal. The low frequency content of the digital output signal varies with the strength of the analog input signal. The modulator includes dither control circuitry that is configured to adjust the amount of dither applied to the modulator in accordance with the digital output signal. The dither control circuitry decreases the amount of dither in response to an increase in low frequency content of the digital output signal, and the dither control circuitry increases the amount of dither in response to a decrease in low frequency content of the digital output signal. In particular, the dither control circuitry increases the amount of dither in response to low signal strengths of the analog input signal, e.g., idle channel conditions, as determined using the low frequency content of the digital output signal.

[0013] By adjusting the amount of dither applied to the analog input of a quantizer, the dither control circuitry prevents the modulator from saturating under relatively high signal strengths of the analog input signal and prevents tones caused by limit cycle oscillations from folding down into spurious tones in the frequency range of interest under relative low signal strengths of the analog input signal. Also, the dither control circuitry prevents quantization noise from degrading the performance of the modulator at high input signal levels.

[0014] Figure 1 is a block diagram illustrating one embodiment of a delta sigma modulator 10. Modulator 10 includes difference circuitry 12, loop filter circuitry 14, summation circuitry 16, quantizer circuitry 18, and dither control circuitry 20.

[0015] Modulator 10 receives an analog input signal, VIN, and generates a digital output signal, 1b OUT, in accordance with the analog input signal. Modulator 10 generates the digital output signal at using logic high (e.g., 1) and logic low (e.g., -1) values at a relatively high frequency to represent the analog signal. The frequency of the digital output signal varies with the strength of the analog input signal. Modulator 10 is configured to continuously adjust the amount of dither applied to the digital output signal according to low frequency content of the digital output signal. In particular, modulator 10 increases the amount of dither in response to low signal strengths of the analog input signal, e.g., idle channel conditions, as determined using the low frequency content of the digital output signal.

[0016] Difference circuitry 12 receives analog input signal, VIN, and a reference voltage signal, VREF. Difference circuitry 12 also receives the digital output signal generated by quantizer circuitry 18. Difference circuitry 12 derives an analog signal 22 from the analog input signal and the reference voltage signal. Difference circuitry 12 modulates the reference voltage signal using the digital output signal and generates analog signal 22 that represents a difference between the analog input signal and the modulated reference voltage signal. Difference circuitry 12 provides analog signal 22 to loop filter circuitry 14.

[0017] The reference voltage signal received by difference circuitry 12 may include noise caused by other electrical components that are electrically connected or in close proximity to modulator 10. For example, when modulator 10 is used in a mobile communications sub-system, noise may be generated by a universal asynchronous receiver-transmitter (UART), processing circuitry, clock circuitry, or voltage conversion circuitry. The noise may include energy created by harmonic oscillations (e.g., clock signals) or electromagnetic coupling of closely spaced circuitry components. Because difference circuitry 12 modulates the reference voltage signal with the digital output signal, noise on the reference voltage signal may affect the generation of analog signal 22 during idle channel conditions.

[0018] Loop filter circuitry 14 receives analog signal 22 and derives analog signal 24 from analog signal 22. Loop filter circuitry 14 generates analog signal 24 using analog signal 22 according to any suitable filtering function. Loop filter circuitry 14 may include any number of filters, integrators, and feedback loops. In one embodiment, loop filter circuitry 14 comprises a third order system with one feedback loop. Loop filter circuitry 14 provides analog signal 24 to summation circuitry 16.

[0019] Summation circuitry 16 receives analog signal 24 from loop filter circuitry and an analog dither signal 28 from dither control circuitry 20. Analog dither signal 28 includes dither generated by dither control circuitry 20. Summation circuitry 16 derives an analog signal 26 from analog signal 24 and analog dither signal 28. Summation circuitry 16 combines analog signal 24 and analog dither signal 28, e.g., by adding analog signal 24 and analog dither signal 28, to apply the dither to analog signal 24 and generate analog signal 26. Summation circuitry 16 provides analog signal 26 to quantizer circuitry 18.

[0020] Quantizer circuitry 18 receives analog signal 26 from summation circuitry 16. Quantizer circuitry 18 derives the digital output signal from analog signal 26. Quantizer circuitry 18 converts analog signal 26 to a series of logic high (e.g., 1) and logic low (e.g., -1) values at a relatively high frequency to generate the digital output signal, 1b OUT. In the embodiment of Figure 1, the digital output signal comprises a one bit output signal. Quantizer circuitry 18 provides the digital output signal to difference circuitry 12 and dither control circuitry 20.

[0021] Dither control circuitry 20 receives the digital output signal and generates analog dither signal 28 in accordance with the digital output signal. Digital control circuitry 20 derives analog dither signal 28 from the digital output signal. Digital control circuitry 20 uses the digital output signal to adjust analog dither signal 28. As noted above, analog dither signal 28 includes an amount of dither that is combined with analog signal from loop filter circuitry 14. Dither control 1 circuitry 20 adjusts the amount of dither that is generated using the digital output signal such that the dither varies according to the digital output signal.

[0022] In one embodiment, dither control circuitry 20 generates the dither according to low frequency content of the digital output signal. As noted above, the low frequency content of the digital output signal varies with the strength, e.g., the amplitude, of the analog input signal. As the strength of the analog input signal increases, the low frequency content of the digital output signal decreases. In addition, the low frequency content of the digital output signal increases as the strength of the analog input signal decreases. Accordingly, dither control circuitry 20 increases the amount of dither provided to summation circuitry 16 as the low frequency content of the digital output signal decreases and decreases the amount of dither provided to summation circuitry 16 as the low frequency content of the digital output signal increases. In particular, dither control circuitry 20 increases the amount of dither in response to low signal strengths of the analog input signal such as idle channel conditions.

[0023] By decreasing the amount of dither as the low frequency content of the digital output signal increases, dither control circuitry 20 decreases the dither provided to summation circuitry 16 as the strength of the analog input signal increases. As a result, dither circuitry 20 may prevent modulator 10 from saturating during periods of relatively high signal strengths of the analog input signal.

[0024] By increasing the amount of dither as the low frequency content of the digital output signal decreases, dither control circuitry 20 increases the dither provided to summation circuitry 16 as the strength of the analog input signal decreases. As a result, dither control circuitry 20 may prevent tones caused by limit cycle oscillations from folding down into spurious tones in the frequency range of interest of modulator 10 under relatively low signal strengths of the analog input signal. The limit cycle oscillations may occur as a result of noise on the reference voltage signal during idle channel conditions as described above.

[0025] In one embodiment, dither control circuitry 20 generates the dither in accordance with a current value and a previous value of the digital output signal. In this embodiment, dither control circuitry 20 decreases the dither if the current and previous values are equal and increases the dither if the current and previous values are not equal. In other embodiments, dither control circuitry 20 generates the dither in accordance with any number of current and previous values of the digital output signal. For example, dither control circuitry 20 may adjust the dither according to an average or other function of a number of current and previous values of the digital output signal.

[0026] Figure 2 is a block diagram illustrating one embodiment of dither control circuitry 20. In the embodiment of Figure 2, dither control circuitry 20 includes a dither control unit 42 and a multiplication circuitry 44.

[0027] Dither control unit 42 receives the digital output signal, 1b OUT, from quantizer 18 (shown in Figure 1). Dither control unit 42 generates a digital control signal 52 in accordance with the digital output signal. Dither control unit 42 generates control signal 52 to cause the amount of dither that is generated by multiplication circuitry 44 to be adjusted. Dither control unit 42 generates control signal 52 in accordance with low frequency content of the digital output signal. Dither control unit 42 generates control signal 52 to cause the amount of dither that is generated by multiplication circuitry 44 to decrease as the low frequency content of the digital output signal increases. Dither control unit 42 also generates control signal 52 to cause the amount of dither that is generated by multiplication circuitry 44 to increase as the low frequency content of the digital output signal decreases. In particular, dither control unit 42 generates control signal 52 to cause the amount of dither that is generated by multiplication circuitry 44 to increase in response to low signal strengths of the analog input signal such as idle channel conditions.

[0028] In one embodiment, dither control unit 42 generates control signal 52 by comparing a current value and a previous value of the digital output signal. In the example shown in Figure 2, dither control unit 42 receives logic high values (e.g., +1) and logic low values (e.g., -1) on the digital output signal. Dither control unit 42 generates control signal 52 such that control signal 52 is equal to either the current value or the previous value if the current value and the previous value are not equal (e.g., the current value is +1 and the previous value is -1, or the current value is -1 and the previous value is +1). Dither control unit 42 generates control signal 52 with a +1 value or a -1 value to cause the amount of dither that is generated by multiplication circuitry 44 to increase. Dither control unit 42 also generates control signal 52 such that control signal 52 is equal to zero if the current value and the previous value are equal (e.g., the current value is +1 and the previous value is +1, or the current value is -1 and the previous value is -1). Dither control unit 42 generates control signal 52 with a zero value to cause the amount of dither that is generated by multiplication circuitry 44 to decrease.

[0029] In other embodiments, dither control unit 42 generates control signal 52 in accordance with any number of current and previous values of the digital output signal. For example, dither control unit 42 may generate control signal 52 according to an average or other function of a number of current and previous values of the digital output signal.

[0030] Multiplication circuitry 44 receives control signal 52 from dither control unit 42. Multiplication circuitry 44 also receives a digital dither signal 54 and a dither reference signal 56. Digital dither signal 54 and dither reference signal 56 may be generated by dither control circuitry 20 or other circuitry coupled to dither control circuitry 20. Digital dither signal 54 provides logic high values (e.g., +1) and logic low values (e.g., -1) to multiplication circuitry 44. Dither reference signal 56 provides an analog signal to multiplication circuitry 44. Multiplication circuitry 44 generates dither in accordance with control signal 52, digital dither signal 54, and dither reference signal 56 and provides the dither to summation circuitry 16 (shown in Figure 1) using analog dither signal 28.

[0031] In one embodiment, multiplication circuitry 44 generates dither by multiplying control signal 52, digital dither signal 54, and dither reference signal 56 together to generate analog dither signal 28. More particularly, multiplication circuitry 44 generates dither by multiplying the logic level values of control signal 52 and digital dither signal 54 with the analog signal of dither reference signal 56 to generate analog dither signal 28. In other embodiments, multiplication circuitry 44 generates dither by combining control signal 52, digital dither signal 54, and dither reference signal 56 in other ways to generate analog dither signal 28.

[0032] Figure 3 is a block diagram illustrating one embodiment of dither control unit 42. In the embodiment of Figure 3, dither control unit 42 includes a clocked flip-flop 62 and an XOR gate 64. Clocked flip-flop 62 and XOR gate 64 each receive the digital output signal from quantizer 18.

[0033] Flip-flop 62 receives a clock signal 72 that causes flip-flop 62 to clock in a current value of the digital output signal with each clock cycle. Clock signal 72 also causes flip-flop 62 to clock out a previous value of the digital output signal, i.e., the value of the digital output signal that is immediately prior to the current value of the digital output signal, with each clock cycle as a signal 74. Flip-flop 62 provides signal 74 to XOR gate 64. XOR gate 64 receives the previous value of the digital output signal on signal 74 and compares the previous value to current value of the digital output signal to generate control signal 52. Using flip-flop 62 and XOR gate 64, dither control unit 42 generates control signal 52 by comparing a current value and a previous value of the digital output signal.

[0034] Figure 4 is a block diagram illustrating one embodiment of a mobile communications sub-system 100. Sub-system 100 includes radio-frequency (RF) circuitry 102, baseband processor circuitry 104, control circuitry 106, and antenna interface circuitry 108. RF circuitry 102 includes receiver circuitry 114 and transmitter circuitry 118. Receiver circuitry 114 includes an analog-to-digital converter (ADC) 114, and ADC 114 includes sigma delta modulator 10 as shown in Figure 1.

[0035] RF circuitry 102 is configured to transmit and receive information using an antenna (e.g., an antenna 506 as shown in Figure 5) coupled, directly or indirectly, to antenna interface circuitry 108. The information may comprise voice or data communications, for example.

[0036] RF circuitry 102 includes one or more instances of transmitter circuitry 118 configured to transmit information using antenna interface circuitry 108. To transmit information, transmitter circuitry 118 receives digital information to be transmitted from baseband processor circuitry 104, generates an RF signal in accordance with the information, and provides the RF signal to antenna interface circuitry 108 for transmission by an antenna. The RF signal may be amplified by power amplifier circuitry (not shown) prior to being transmitted by the antenna. In one embodiment, each instance of transmitter circuitry 118 is configured to transmit information using one or more frequency bands, e.g., a GSM 850, a EGSM, a PCS, or a DCS band.

[0037] RF circuitry 102 also includes one or more instances of receiver circuitry 112 configured to receive information using antenna interface circuitry 108. To receive information, receiver circuitry 112 receives an RF signal that includes information from a remote transmitter (e.g., a base station 510 as shown in Figure 5) through an antenna, and antenna interface circuitry 108. The RF signal may be filtered by filter circuitry (not shown) prior to being received by receiver circuitry 112. Receiver circuitry 112 amplifies and down-converts the RF signal to convert the RF signal to digital information. In particular, ADC 114 converts the analog RF signal to a digital information using sigma delta modulator 10 as described in additional detail above. Receiver circuitry 112 provides the digital information to baseband processor circuitry 104 for processing. In one embodiment, each instance of receiver circuitry 112 is configured to receive information from one or more frequency bands, e.g., a GSM 850, a EGSM, a PCS, or a DCS band.

[0038] Baseband processor circuitry 104 is configured to perform digital baseband processing, e.g., voice and / or data processing, on information to be transmitted by RF circuitry 102 and on information received by RF circuitry 102. Baseband processor circuitry 104 may also be configured to perform digital processing on other information that is not associated with RF circuitry 102, i.e., information that is not to be transmitted by or has not been received from RF circuitry 102.

[0039] Control circuitry 106 is configured to control the operation of the components of mobile communications sub-system 100 including RF circuitry 102 and baseband processor circuitry 104. For example, control circuitry 106 is configured to activate and deactivate baseband processor circuitry 104. Control circuitry 106 is also configured to activate and deactivate RF circuitry 102. Control circuitry 106 includes any suitable combination of hardware and / or software components to perform the functions described herein.

[0040] Antenna interface circuitry 108 is configured to connect to an antenna, such as antenna 506 shown in Figure 5, to allow RF signals to be transmitted and received by mobile communications sub-system 100.

[0041] Mobile communications sub-system 100 may perform signal processing tasks in a serial or multiplexed manner (e.g., by sharing hardware to perform a variety of tasks), in a parallel manner (e.g., by using dedicated hardware for each signal processing task), or a combination of the two techniques. The choice of signal processing hardware, firmware, and software may depend on the design and performance specifications for a given desired implementation.

[0042] Figure 5 is a block diagram illustrating one embodiment of a mobile communications device 500 that includes mobile communications sub-system 100 as shown in Figure 4. Mobile communications device 500 may be any type of portable communications device such as a mobile or cellular telephone, a personal digital assistant (PDA), and an audio and / or video player (e.g., an MP3 or DVD player). Mobile communications device 500 includes mobile communications sub-system 100, an input / output sub-system 502, a power supply 504, and an antenna 506.

[0043] Input / output sub-system 502 receives information from a user and provides the information to mobile communications sub-system 100. Input /output sub-system 502 also receives information from mobile communications sub-system 100 and provides the information to a user. The information may include voice and / or data communications. Input / output sub-system 502 includes any number and types of input and / or output devices to allow a user provide information to and receive information from mobile communications device 500. Examples of input and output devices include a microphone, a speaker, a keypad, a pointing or selecting device, and a display device.

[0044] Power supply 504 provides power to mobile communications sub-system 100, input / output sub-system 502, and antenna 506. Power supply 504 includes any suitable portable or non-portable power supply such as a battery.

[0045] Mobile communications sub-system 100 communicates with one or more base stations 510 or other remotely located hosts in radio frequencies using antenna 506. Base stations 510 include one or more antennas 512. Mobile communications sub-system 100 transmits information to one or more base stations 510 or other remotely located hosts in radio frequencies using antenna 506 as indicated by a signal 520. Mobile communications sub-system 100 receives information from a base station 510 in radio frequencies using antenna 506 as indicated by a signal 530 transmitted with one or more antennas 512. In other embodiments, mobile communications sub-system 100 communicates with base stations 510 using other frequency spectra.

[0046] In the above embodiments, a variety of circuit and process technologies and materials may be used to implement communication apparatus according to the invention. Examples of such technologies include metal oxide semiconductor (MOS), p-type MOS (PMOS), n-type MOS (NMOS), complementary MOS (CMOS), silicon-germanium (SiGe), gallium-arsenide (GaAs), silicon-on-insulator (SOI), bipolar junction transistors (BJTs), and a combination of BJTs and CMOS (BiCMOS).


Claims

1. A delta sigma modulator (10) comprising:

loop filter circuitry (14) configured to generate a first analog signal;

quantitizer circuitry (18) configured to generate a digital signal (1b out) using the first analog signal; and

dither control circuitry (20) configured to use the digital signal to adjust an amount of dither applied to the first analog signal;

wherein the dither control circuitry (20) is configured to increase the amount of dither applied to the first analog signal in response to a decrease in the low frequency content of the digital signal, and wherein the dither control circuitry is configured to decrease the amount of dither applied to the first analog signal in response to an increase in the low frequency content of the digital signal, characterised in that:

the dither control circuitry (20) is configured to adjust the amount of dither applied to the first analog signal by comparing a current value of the digital signal to a previous value of the digital signal, and

wherein the dither control circuitry (20) is configured to decrease the amount of dither applied to the first analog signal in response to the current value being equal to the previous value.


 
2. The delta sigma modulator (10) of claim 1 wherein the dither control circuitry (20) is configured to increase the amount of dither applied to the first analog signal in response to the current value being unequal to the previous value.
 
3. The delta sigma modulator (10) of claim 1 wherein the dither control circuitry (20) is configured to derive the amount of dither from a dither signal, a dither reference, and the digital signal.
 
4. The delta sigma modulator (10) of claim 1 wherein the loop filter circuitry (14) is configured to generate a second analog signal; and the delta sigma modulator (10) comprise:

summation circuitry configured to derive the first analog signal from the second analog signal and the amount of dither.


 
5. The delta sigma modulator (10) of claim 4 further comprising:

difference circuitry (12) configured to derive a third analog signal from an input signal (VIN), a reference signal (VREF), and the digital signal (1b Out); and

wherein the loop filter circuitry (14) is further configured to use the third analog signal to generate the second analog signal.


 
6. The delta sigma modulator (10) of claim 4 wherein the loop filter circuitry (14) comprises a plurality of filters.
 
7. The delta sigma modulator (10) of claim 4 wherein the loop filter circuitry (14) comprises a plurality of integrators.
 
8. A method comprising:

generating a first analog signal using loop filter circuitry of a delta sigma modulator;

generating a digital output signal using quantizer circuitry in accordance with the first analog signal; and,

wherein increasing the amount of dither applied to the first analog signal in response to a decrease in the low frequency content of the digital output signal, and decreasing the amount of dither applied to the first analog signal in response to an increase in the low frequency content of the digital ouput signal, whereby generating the digital output signal uses the amount dither and the method characterised by:

generating the amount of dither in accordance with comparing at least a current value and a previous value of the digital output signal, such that the amount of dither is applied to the first analog signal is decreased in response to the current value being equal to the previous value.


 
9. The method of claim 8 further comprising:

adding the amount of dither to the first analog signal to generate the digital output signal.


 
10. The method of claim 8 further comprising:

generating a second analog signal in accordance with an input voltage, a reference voltage, and the digital output signal; and

generating the first analog signal in accordance with the second analog signal.


 
11. A communications device comprising:

an antenna (506) configured to receive an analog input signal;

a mobile communications sub-system (100) configured to communicate with a remote host using the antenna and including an analog-to-digital converter (ADC);

an input/output sub-system (502) configured to communicate with the mobile communications sub-system;

wherein the ADC includes a delta sigma modulator (10) as claimed in claim 1.


 


Ansprüche

1. Delta-Sigma-Modulator (10), umfassend:

Schleifenfilterschaltung (14), die konfiguriert ist, ein erstes Analogsignal zu generieren;

Quantisiererschaltung (18), die konfiguriert ist, ein Digitalsignal (1b out / aus) unter Verwendung des ersten Analogsignals zu generieren; und

Dither-Steuerschaltung (20), die konfiguriert ist, das Digitalsignal zu verwenden, um einen Umfang von Dither zu justieren, der auf das erste Analogsignal angewandt wurde;

wobei die Dither-Steuerschaltung (20) konfiguriert ist, den Umfang von Dither zu erhöhen, der auf das erste Analogsignal, als Reaktion auf eine Reduzierung im Niederfrequenzgehalt des Digitalsignals, angewandt wurde und, wobei die Dither-Steuerschaltung konfiguriert ist, den Umfang von Dither zu reduzieren, der auf das erste Analogsignal, als Reaktion auf eine Erhöhung im Niederfrequenzgehalt des Digitalsignals angewandt wurde, dadurch gekennzeichnet, dass:

die Dither-Steuerschaltung (20) konfiguriert ist, den Umfang von Dither, der auf das erste Analogsignal angewandt wurde, durch Vergleichen eines aktuellen Werts des Digitalsignals mit einem vorherigen Wert des Digitalsignals anzupassen und

wobei die Dither-Steuerschaltung (20) konfiguriert ist, den Umfang von Dither zu reduzieren, der auf das erste Analogsignal, als Reaktion auf den aktuellen Wert angewandt wurde, der gleich dem vorherigen Wert ist.


 
2. Delta-Sigma-Modulator (10) nach Anspruch 1, wobei die Dither-Steuerschaltung (20) konfiguriert ist, den Umfang von Dither zu erhöhen, der auf das erste Analogsignal, als Reaktion auf den aktuellen Wert angewandt wurde, der ungleich dem vorherigen Wert ist.
 
3. Delta-Sigma-Modulator (10) nach Anspruch 1, wobei die Dither-Steuerschaltung (20) konfiguriert ist, den Umfang von Dither von einem Dithersignal, einer Ditherreferenz und dem Digitalsignal abzuleiten.
 
4. Delta-Sigma-Modulator (10) nach Anspruch 1, wobei die Schleifenfilterschaltung (14) konfiguriert ist, ein zweites Analogsignal zu generieren; und der Delta-Sigma-Modulator (10) umfasst:

Summenschaltung, die konfiguriert ist, das erste Analogsignal vom zweiten Analogsignal und dem Umfang von Dither abzuleiten.


 
5. Delta-Sigma-Modulator (10) nach Anspruch 4, der weiter umfasst:

Differenzschaltung (12), die konfiguriert ist, ein drittes Analogsignal von einem Eingangssignal (VIN), einem Referenzsignal (VREF) und dem Digitalsignal (1b Out / Aus) abzuleiten; und

wobei die Schleifenfilterschaltung (14) weiter konfiguriert ist, ein drittes Analogsignal zu verwenden, um das zweite Analogsignal zu generieren.


 
6. Delta-Sigma-Modulator (10) nach Anspruch 4, wobei die Schleifenfilterschaltung (14) eine Mehrzahl von Filtern umfasst.
 
7. Delta-Sigma-Modulator (10) nach Anspruch 4, wobei die Schleifenfilterschaltung (14) eine Mehrzahl von Integratoren umfasst.
 
8. Verfahren, umfassend:

Generieren eines ersten Analogsignals unter Verwendung von Schleifenfilterschaltung eines Delta-Sigma-Modulators;

Generieren eines digitalen Ausgangssignals unter Verwendung von Quantisiererschaltung in Übereinstimmung mit dem ersten Analogsignal; und,

wobei Erhöhung des Umfangs von Dither, der auf das erste Analogsignal, als Reaktion auf eine Reduzierung im Niederfrequenzgehalt des digitalen Ausgangssignals, angewandt wurde und Reduzierung des Umfangs von Dither, der auf das erste Analogsignal, als Reaktion auf eine Erhöhung im Niederfrequenzgehalt des digitalen Ausgangssignals, angewandt wurde, wobei Generieren des digitalen Ausgangssignals den Umfang von Dither verwendet und das Verfahren gekennzeichnet ist durch:

Generieren des Umfangs von Dither in Übereinstimmung mit Vergleichen zumindest eines aktuellen Werts und eines vorherigen Werts des digitalen Ausgangssignals, sodass der Umfang von Dither, der auf das erste Analogsignal angewandt wird, als Reaktion darauf reduziert wird, dass der aktuelle Wert gleich dem vorherigen Wert ist.


 
9. Verfahren nach Anspruch 8, das weiter umfasst:

Hinzufügen des Umfangs von Dither zum ersten Analogsignal, um das digitale Ausgangssignal zu generieren.


 
10. Verfahren nach Anspruch 8, das weiter umfasst:

Generieren eines zweiten Analogsignals in Übereinstimmung mit einer Eingangsspannung, einer Bezugsspannung und dem digitalen Ausgangssignal; und

Generieren des ersten Analogsignals in Übereinstimmung mit dem zweiten Analogsignal.


 
11. Kommunikationsgerät, umfassend:

eine Antenne (506), die konfiguriert ist, ein analoges Eingangssignal zu empfangen;

ein mobiles Kommunikations-Subsystem (100), das konfiguriert ist, mit einem fernen Host unter Verwendung der Antenne und einschließlich eines Analog-DigitalWandlers (ADC) zu kommunizieren;

ein Eingangs-/Ausgangs-Subsystem (502), das konfiguriert ist, mit dem mobilen Kommunikations-Subsystem zu kommunizieren;

wobei der Analog-Digital-Wandler (ADC) einen Delta-Sigma-Modulator (10), wie in Anspruch 1 beansprucht, einschließt.


 


Revendications

1. Modulateur delta sigma (10) comportant :

un circuit de filtre à boucle (14) configuré pour générer un premier signal analogique ;

un circuit de quantificateur (18) configuré pour générer un signal numérique (1b sortie) en utilisant le premier signal analogique ; et

un circuit de régulation de tramage (20) configuré pour utiliser le signal numérique pour ajuster une quantité de tramage appliquée sur le premier signal analogique ;

dans lequel le circuit de régulation de tramage (20) est configuré pour augmenter la quantité de tramage appliquée sur le premier signal analogique en réponse à une diminution au niveau de la composante basse fréquence du signal numérique, et dans lequel le circuit de régulation de tramage est configuré pour diminuer la quantité de tramage appliquée sur le premier signal analogique en réponse à une augmentation au niveau de la composante basse fréquence du signal numérique, caractérisé en ce que :

le circuit de régulation de tramage (20) est configuré pour ajuster la quantité de tramage appliquée sur le premier signal analogique en comparant une valeur en cours du signal numérique à une valeur précédente du signal numérique, et

dans lequel le circuit de régulation de tramage (20) est configuré pour diminuer la quantité de tramage appliquée sur le premier signal analogique en réponse à la valeur en cours quand celle-ci est égale à la valeur précédente.


 
2. Modulateur delta sigma (10) selon la revendication 1, dans lequel le circuit de régulation de tramage (20) est configuré pour augmenter la quantité de tramage appliquée sur le premier signal analogique en réponse à la valeur en cours quand celle-ci n'est pas égale à la valeur précédente.
 
3. Modulateur delta sigma (10) selon la revendication 1, dans lequel le circuit de régulation de tramage (20) est configuré pour dériver la quantité de tramage en se basant sur un signal de tramage, une référence de tramage, et le signal numérique.
 
4. Modulateur delta sigma (10) selon la revendication 1, dans lequel le circuit de filtre à boucle (14) est configuré pour générer un deuxième signal analogique ; et le modulateur delta sigma (10) comporte :

un circuit de sommation configuré pour dériver le premier signal analogique en se basant sur le deuxième signal analogique et la quantité de tramage.


 
5. Modulateur delta sigma (10) selon la revendication 4, comportant par ailleurs :

un circuit de différence (12) configuré pour dériver un troisième signal analogique en se basant sur un signal d'entrée (VIN), un signal de référence (VREF), et le signal numérique (1b Sortie) ; et

dans lequel le circuit de filtre à boucle (14) est par ailleurs configuré pour utiliser le troisième signal analogique pour générer le deuxième signal analogique.


 
6. Modulateur delta sigma (10) selon la revendication 4, dans lequel le circuit de filtre à boucle (14) comporte une pluralité de filtres.
 
7. Modulateur delta sigma (10) selon la revendication 4, dans lequel le circuit de filtre à boucle (14) comporte une pluralité d'intégrateurs.
 
8. Procédé comportant :

générer un premier signal analogique en utilisant le circuit de filtre à boucle d'un modulateur delta sigma ;

générer un signal de sortie numérique en utilisant le circuit de quantificateur en fonction du premier signal analogique ; et,

augmenter la quantité de tramage appliquée sur le premier signal analogique en réponse à une diminution au niveau de la composante basse fréquence du signal de sortie numérique, et diminuer la quantité de tramage appliquée sur le premier signal analogique en réponse à une augmentation au niveau de la composante basse fréquence du signal de sortie numérique, ce par quoi générer le signal de sortie numérique utilise la quantité de tramage et le procédé caractérisé par :

générer la quantité de tramage en fonction de la comparaison d'au moins une valeur en cours et une valeur précédente du signal de sortie numérique, de sorte que la quantité de tramage appliquée sur le premier signal analogique est diminuée en réponse à la valeur en cours quand celle-ci est égale à la valeur précédente.


 
9. Procédé selon la revendication 8 comportant par ailleurs :

ajouter la quantité de tramage au premier signal analogique pour générer le signal de sortie numérique.


 
10. Procédé selon la revendication 8 comportant par ailleurs :

générer un deuxième signal analogique en fonction d'une tension d'entrée, d'une tension de référence, et du signal de sortie numérique ; et

générer le premier signal analogique en fonction du deuxième signal analogique.


 
11. Dispositif de communication comportant :

une antenne (506) configurée pour recevoir un signal d'entrée analogique ;

un sous-système de communications mobiles (100) configuré pour communiquer avec un hôte distant en utilisant l'antenne et comprenant un convertisseur analogique-numérique (CAN) ;

un sous-système d'entrées/sorties (502) configuré pour communiquer avec le sous-système de communications mobiles ;

dans lequel le CAN comprend un modulateur delta sigma (10) selon la revendication 1.


 




Drawing

















Cited references

REFERENCES CITED IN THE DESCRIPTION



This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

Patent documents cited in the description




Non-patent literature cited in the description