(19)
(11)EP 0 905 902 A3

(12)EUROPEAN PATENT APPLICATION

(88)Date of publication A3:
29.01.2003 Bulletin 2003/05

(43)Date of publication A2:
31.03.1999 Bulletin 1999/13

(21)Application number: 98113434.9

(22)Date of filing:  18.07.1998
(51)International Patent Classification (IPC)7H03K 19/003
(84)Designated Contracting States:
AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE
Designated Extension States:
AL LT LV MK RO SI

(30)Priority: 29.09.1997 US 940862

(71)Applicant: SIEMENS AKTIENGESELLSCHAFT
80333 München (DE)

(72)Inventor:
  • Terletzki, Hartmund
    Pleasant Valley, NY 12569 (US)

(74)Representative: Patentanwälte Westphal, Mussgnug & Partner 
Waldstrasse 33
78048 Villingen-Schwenningen
78048 Villingen-Schwenningen (DE)

  


(54)Constant current cmos output driver circuit with dual gate transistor devices


(57) In one aspect of the invention, an output driver circuit having an output terminal operatively coupled to a resistive termination load comprises: a dual gate pFET device (12) including a source transistor (A) and a drain transistor (B), each transistor respectively having a gate terminal, a source terminal and a drain terminal, the source terminal of the source transistor being operatively coupled to a voltage source (V), the drain terminal of the source transistor (A) being operatively coupled to the source terminal of the drain transistor, the drain terminal of the drain transistor (B) being operatively coupled to the output terminal of the output driver circuit; a dual gate nFET device (14) including a source transistor (B) and a drain transistor (A), each transistor respectively having a gate terminal, a source terminal and a drain terminal, the source terminal of the source transistor (B) being operatively coupled to a ground potential, the drain terminal of the source transistor (B) being operatively coupled to the source terminal of the drain transistor, the drain terminal of the drain transistor (A) being operatively coupled to the output terminal of the output driver circuit; first switching means (16), operatively coupled to the gate terminal of the source transistor of the dual gate pFET device (12), for turning on and off current flow from the voltage source (V) through the source transistor (A) of the dual gate pFET device; second switching means (18), operatively coupled to the gate terminal of the source transistor (A) of the dual gate nFET device (14), for turning on and off current flow to the ground potential through the source transistor (B) of the dual gate nFET device (14); and bias generating means (20) having a first output terminal operatively coupled to the gate terminal of the drain transistor (B) of the dual gate pFET (12) device and providing a first bias voltage (vBIASA) to the drain transistor (B) which is a function of a reference voltage (VTT) associated with the resistive termination load (22) and which substantially controls the amount of current provided by the drain transistor (B) of the dual gate pFET device (12) to the resistive termination load (22), the bias generating means (20) also having a second output terminal operatively coupled to the gate terminal of the drain transistor (A) of the dual gate nFET device (14) and providing a second bias voltage (vBIASN) to the drain transistor (A) which is a function of the reference voltage (VTT) associated with the resistive termination load (50) and which substantially controls the amount of current provided by the resistive termination load to the drain transistor (A) of the dual gate nFET device (14).







Search report