(19)
(11)EP 2 863 628 B1

(12)EUROPEAN PATENT SPECIFICATION

(45)Mention of the grant of the patent:
22.07.2020 Bulletin 2020/30

(21)Application number: 13189013.9

(22)Date of filing:  16.10.2013
(51)International Patent Classification (IPC): 
H04N 5/378(2011.01)
H04N 5/243(2006.01)

(54)

Readout circuit for image sensors

Ausleseschaltung für Bildsensoren

Circuit de lecture pour capteurs d'image


(84)Designated Contracting States:
AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

(43)Date of publication of application:
22.04.2015 Bulletin 2015/17

(73)Proprietor: IMEC VZW
3001 Leuven (BE)

(72)Inventor:
  • Borremans, Jonathan
    3001 Leuven (BE)

(74)Representative: Wauters, Davy Erik Angelo et al
DenK iP bvba Leuvensesteenweg 203
3190 Boortmeerbeek
3190 Boortmeerbeek (BE)


(56)References cited: : 
EP-A1- 1 538 827
US-A1- 2004 246 154
US-A1- 2010 039 544
US-B1- 6 750 906
JP-A- H05 315 962
US-A1- 2006 214 085
US-B1- 6 396 048
US-B2- 6 753 801
  
      
    Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).


    Description

    Field of the invention



    [0001] The invention relates to the field of image sensors. More specifically it relates to a device and method for providing a high dynamic range digital readout of at least one pixel of an image sensor.

    Background of the invention



    [0002] An image sensor device may typically involve AD (analog-digital) conversion of a signal generated by semiconductor elements for detecting a physical quantity distribution, e.g. a radiative quantity such as a light intensity of incident light on a focal plane of the image sensor. Such image sensors may typically detect a distribution of a radiative quantity, such as photons, electrons or protons incident on the pixels. For example, such device may comprise a plurality of semiconductor elements arranged in an array which are sensitive to electromagnetic waves received from the environment, such as light or other types of photon radiation. Furthermore, methods for digital signal processing may be used for reading out and converting the physical quantity distribution into a suitable signal representation, e.g. a digitized electric signal. Image sensors with integrated ADCs (analog to digital converters) may typically apply a quantization of the analog pixel output signals to the digital domain.

    [0003] A plurality of pixels may be logically arranged in rows and columns in an imaging device, according to a device design known in the art. For example, a pixel signal may be read out through a column parallel output arrangement. In such an address control system, typically one row in the pixel array or a sub-array thereof may be selected for concurrent access, such that the pixels in this row can be processed simultaneously and in parallel through column readout circuitry. For example, a column line may direct the pixel outputs to the readout circuitry, which may comprise an ADC for quantizing this signal. In this manner, a single row of pixels may be read out by selecting the pixel corresponding to this row in each column and processing all signals from this row in parallel by the dedicated readout circuitry of each column.

    [0004] With the advance of technology, image sensors have become faster, while their pixel size keeps decreasing. For example, various problems associated with traditional charge coupled device (CCD) imaging sensors, e.g. which limited acquisition speed and pixel size, have been overcome by Complementary Metal-Oxide Semiconductor (CMOS) processing techniques. These techniques allow electrical signal amplification on the pixel level, e.g. in Active Pixel Sensors (APS).

    [0005] For example, the achievable resolution of quantization of such devices as known in the art may have increased to more than 14 bit, the noise may have reduced to one electron readout noise or even less on average and the capture speed may have increased to more than 1000 frames per second. At the same time, the number of pixels is dramatically increased to for example more than 10 million.

    [0006] This poses high demands on the ADC, which needs to be fast and provide low noise and high dynamic range quantization. Moreover, the ADC should preferably be small and have low power consumption, since thousands of such ADCs may be present on an imager chip.

    [0007] These ADC requirements are stringent. However, for a large analog pixel output signal provided to the ADC as input signal, the resolution of the ADC may be less critical than for a small analog pixel output signal. For example, photon shot noise in the pixel, which may be substantially proportional to the square root of the signal, can be large for large signals, making high resolution and low-noise at such large signal not needed. However, typically ADCs or readout systems do not exploit this property.

    [0008] One method known in the art for advantageously exploiting this property involves using a slope ADC with variable slope. However, slope ADCs may have the disadvantage of being relatively slow and may provide a relatively noisy readout compared to other AD conversion techniques.

    [0009] Another method, as described in US 2006/214085, uses level detection circuits as an ADC. Other prior art documents, like for example EP 138827, JP H05 315962, US2010/039544 and US6,750,906 also provide readout circuits for image sensors.

    Summary of the invention



    [0010] It is an object of embodiments of the present invention to provide good and efficient image acquisition by image sensors.

    [0011] It is an advantage of embodiments of the present invention that a high speed, area-efficient and low-power implementation is achieved in a readout circuit.

    [0012] It is an advantage of embodiments of the present invention that correlated-double sampling (CDS) can be easily implemented, which may be advantageous in modern imaging devices.

    [0013] It is an advantage of embodiments according to the present invention that low pixel noise levels are provided in image sensors.

    [0014] It is an advantage of embodiments according to the present invention that a good dynamic range can be achieved for digitizing analog pixel signals in image sensors.

    [0015] It is an advantage of embodiments according to the present invention that a small imager area can be achieved.

    [0016] It is an advantage of embodiments according to the present invention that a low acquisition time can be achieved.

    [0017] It is an advantage of embodiments according to the present invention that a simple and efficient means for digitizing analog pixel signals in an image sensor is provided.

    [0018] The above objective is accomplished by a readout circuit according to independent claim 1 and a corresponding method according to independent claim 8.

    [0019] Further aspects of the invention are defined according to the dependent claims. References to embodiments which do not fall under the scope of the claims are to be understood as examples useful for understanding the invention.

    Brief description of the drawings



    [0020] 

    FIG. 1 shows a first readout circuit according to embodiments of the present invention.

    FIG. 2 shows a second readout circuit according to embodiments of the present invention.

    FIG. 3 shows a readout circuit implementing correlated double sampling according to embodiments of the present invention.

    FIG. 4 shows an alternative arrangement of components in a readout circuit according to embodiments of the present invention.

    FIG. 5 shows another readout circuit according to embodiments of the present invention.

    FIG. 6 shows a method according to embodiments of the present invention.

    FIG. 7 shows a first exemplary method according to embodiments of the present invention.

    FIG. 8 shows a second exemplary method according to embodiments of the present invention.



    [0021] The drawings are only schematic and are non-limiting. In the drawings, the size of some of the elements may be exaggerated and not drawn on scale for illustrative purposes.

    [0022] Any reference signs in the claims shall not be construed as limiting the scope.

    [0023] In the different drawings, the same reference signs refer to the same or analogous elements.

    Detailed description of illustrative embodiments



    [0024] The present invention will be described with respect to particular embodiments and with reference to certain drawings but the invention is not limited thereto but only by the claims. The drawings described are only schematic and are non-limiting. In the drawings, the size of some of the elements may be exaggerated and not drawn on scale for illustrative purposes. The dimensions and the relative dimensions do not correspond to actual reductions to practice of the invention.

    [0025] Furthermore, the terms first, second and the like in the description and in the claims, are used for distinguishing between similar elements and not necessarily for describing a sequence, either temporally, spatially, in ranking or in any other manner. It is to be understood that the terms so used are interchangeable under appropriate circumstances and that the embodiments of the invention described herein are capable of operation in other sequences than described or illustrated herein.

    [0026] Moreover, the terms top, under and the like in the description and the claims are used for descriptive purposes and not necessarily for describing relative positions. It is to be understood that the terms so used are interchangeable under appropriate circumstances and that the embodiments of the invention described herein are capable of operation in other orientations than described or illustrated herein.

    [0027] It is to be noticed that the term "comprising", used in the claims, should not be interpreted as being restricted to the means listed thereafter; it does not exclude other elements or steps. It is thus to be interpreted as specifying the presence of the stated features, integers, steps or components as referred to, but does not preclude the presence or addition of one or more other features, integers, steps or components, or groups thereof. Thus, the scope of the expression "a device comprising means A and B" should not be limited to devices consisting only of components A and B. It means that with respect to the present invention, the only relevant components of the device are A and B.

    [0028] Reference throughout this specification to "one embodiment" or "an embodiment" means that a particular feature, structure or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, appearances of the phrases "in one embodiment" or "in an embodiment" in various places throughout this specification are not necessarily all referring to the same embodiment, but may. Furthermore, the particular features, structures or characteristics may be combined in any suitable manner, as would be apparent to one of ordinary skill in the art from this disclosure, in one or more embodiments.

    [0029] Similarly it should be appreciated that in the description of exemplary embodiments of the invention, various features of the invention are sometimes grouped together in a single embodiment, figure, or description thereof for the purpose of streamlining the disclosure and aiding in the understanding of one or more of the various inventive aspects. This method of disclosure, however, is not to be interpreted as reflecting an intention that the claimed invention requires more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive aspects lie in less than all features of a single foregoing disclosed embodiment. Thus, the claims following the detailed description are hereby expressly incorporated into this detailed description, with each claim standing on its own as a separate embodiment of this invention.

    [0030] Furthermore, while some embodiments described herein include some but not other features included in other embodiments, combinations of features of different embodiments are meant to be within the scope of the invention, and form different embodiments, as would be understood by those in the art. For example, in the following claims, any of the claimed embodiments can be used in any combination.

    [0031] In the description provided herein, numerous specific details are set forth. However, it is understood that embodiments of the invention may be practiced without these specific details. In other instances, well-known methods, structures and techniques have not been shown in detail in order not to obscure an understanding of this description.

    [0032] Where in embodiments according to the present invention reference is made to the optical signal, in the readout circuit, reference may be made to an analog signal representative for the optical signal as detected in the pixel.

    [0033] Embodiments of the present invention relate to a pipelined architecture for image sensors that advantageously may offer a high speed, area-efficient, low-power implementation. Furthermore, embodiments of the present invention may also advantageously apply correlated-double sampling (CDS).

    [0034] In a first aspect, the present invention relates to a readout circuit for digitizing an analog input signal of an imaging device, e.g. an imaging sensor such as a CMOS image sensor, into a digital output. The readout circuit comprises a pixel signal input for providing an analog input signal from at least one imaging pixel element and a variable gain amplifier for providing an amplified signal, in which the amplified signal is an amplification of the analog input signal by a gain factor, e.g. a configurable gain factor or an adjustable gain factor. The device further comprises a first analog to digital conversion means for quantizing the analog input signal into a first digital signal and a control means for setting the gain factor of the variable gain amplifier by taking into account the first digital signal. The device also comprises a second analog to digital conversion means for quantizing the amplified signal into a second digital signal, and a digital output for outputting an output signal, in which this output signal is determined as function of at least the second digital signal.

    [0035] Referring to FIG. 1, a readout circuit 1 according to a first exemplary embodiment of the first aspect of the present invention is shown. This readout circuit 1 is adapted for digitizing an analog input signal of an imaging device into a digital output, e.g. such that a digitized output signal is produced for characterizing a radiative quantity observed by an imaging pixel element of the imaging device.

    [0036] The readout circuit 1 comprises a pixel signal input 2 for providing an analog input signal from at least one imaging pixel element. For example, the readout circuit 1 may be integrated in the imaging device, e.g. in a CMOS image sensor, and may receive the analog input signal from a readout signal line having a plurality of pixel elements adapted for outputting a signal on the readout signal line operably connected thereto. The plurality of pixel elements may for example be configured in a logical pixel column of a pixel array.

    [0037] In embodiments according to the present invention, the pixel signal input 2 may provide an analog input signal which is directly related to a signal received from at least one imaging pixel element, e.g. an analog signal representative for an optical signal related to the accumulated charge in the pixel element generated by the radiation incident on a radiation-sensitive component of the pixel during an exposure time interval. However, in other embodiments, the pixel signal input 2 may provide an analog input signal which is determined as a function of the optical signal, for example, a difference signal of an optical signal and a reset signal, such as a difference signal used in correlated double sampling techniques as known in the art.

    [0038] The readout circuit 1 also comprises a variable gain amplifier 3 for providing an amplified signal by amplifying the analog input signal by a gain factor. The variable gain amplifier 3 may also be adapted for subtracting an analog signal representative of the optical signal and a reset signal provided by the pixel signal input, e.g. storing the reset signal and subtracting this reset signal from the analog signal representative for the optical signal which is provided subsequently through the pixel signal input 2. Thus, the amplified pixel signal may be provided as a correlated double sampling amplification of the pixel signal input. For example, such variable gain amplifier 3 adapted for subtracting the analog signal representative for the optical signal and the reset signal may comprise an input capacitor CS, e.g. as shown in FIG. 3, for storing the reset signal at the input side of an operational amplifier 11 and subsequently subtracting this reset signal from the signal representative for the optical signal.

    [0039] The readout circuit 1 further comprises a first analog to digital conversion means 4 for quantizing the analog input signal into a first digital signal. This first analog to digital conversion means 4 may comprise a first analog to digital converter, e.g. the first analog to digital conversion means 4 may consist of such first analog to digital converter. In a device according to embodiments of the present invention, the input of this first analog to digital converter, the input of the variable gain amplifier and the pixel signal input may be electrically connected, e.g. as shown in FIG. 1. The first analog to digital converter may be an ADC component as known in the art, such as a flash ADC, a single-slope ADC, a sigma-delta ADC or a delta-encoded ADC. Preferably, the first analog to digital converter is a simple ADC implementation, e.g. suitable for providing a coarse quantization of the input, and does not necessarily provide a good precision or low noise output, such as for example a direct-conversion ADC .

    [0040] The readout circuit 1 also comprises a control means 6, e.g. a controller, for setting the gain factor of the variable gain amplifier 3 by taking into account the first digital signal. For example, if the first digital signal is below a predetermined threshold, a higher gain factor may be set, e.g. if the first analog to digital conversion means determines that the input signal is below 50% of the input range, a gain factor of 2 may be selected, while or values above this threshold, unity gain may be selected. Likewise, if the input signal is determined to be below 25% of the input range, a gain factor of 4 may be set.

    [0041] Thus, in a pipelined architecture according to embodiments of the present invention, dynamic or conditional amplification of the analog to digital converter input may be applied. It is an advantage of such dynamic amplification that the ADC resolution may be lowered, and therefore that a low area and power consumption may be achieved. Furthermore, ADC noise requirements may be reduced, as low ADC power and area imply that the comparator noise and kT/C noise are relaxed.

    [0042] For example, in a first phase of operation, the input signal may be measured with a coarse estimation. Next, the input signal is amplified only when the signal is very small, e.g. when the signal is below a predetermined threshold, and subsequently converted into the digital domain at a fine resolution.

    [0043] The readout circuit 1 may furthermore comprise a switch 8 for electrically disconnecting the input of the variable gain amplifier 3 from the pixel signal input 2, and the control means 6 may be adapted for switching this switch 8 in a non-conducting state when setting the gain factor, and for switching said switch in a conducting state after said gain factor is set, e.g. such that the variable gain amplifier only produces the amplified signal after the appropriate gain factor is determined and set by the control means 6 and the input for the first analog to digital conversion means 4 is unaffected by the amplifier, e.g. by an input side impedance thereof, while this gain factor is determined.

    [0044] For example, if the variable gain amplifier 3 is adapted for subtracting an analog signal representative for the optical signal and a reset signal, the switch may enable selecting the appropriate gain factor based on the analog signal representative for the optical signal without subtracted reset signal, while the reset offset is stored on, for example, an input-side capacitor CS in the variable gain amplifier. Then, the amplification of the subtracted signal may be performed by applying this gain factor, e.g. substantially multiplying the subtracted signal by the gain factor.

    [0045] In such readout circuit, e.g. as shown in FIG. 3, first, the pixel reset signal may be supplied to the variable gain amplifier 3, e.g. by closing the switch 8, and the reset signal may be stored on the input capacitor CS as a charge QRESET=CSVRESET. The reset signal may typically be small, and include kT/C noise and 1/f-noise. This reset signal may be subtracted from the image signal that is acquired later in order to reduce readout noise. The amplifier element 11 may be reset and its own offset and flicker noise may be sampled on the back plate of the input capacitor Cs.

    [0046] Next, the image signal can be measured. For example, the reset of the amplifier element 11 may be turned off, and the pixel optical signal may be connected to the amplifier 3, e.g. by closing switch 8. The difference charge between the signal charge and reset charge QRESET-QSIG will thus be pushed to the amplifier element 11. Hence, at the amplifier output appears:



    [0047] Hence, if CS>CF, the difference signal appears amplified at the output. Such amplification may reduce the noise requirement for the second analog to digital conversion means 5. This amplification factor can be set based on signal level, determined by AD means 4.

    [0048] The readout circuit 1 further comprises a second analog to digital conversion means 5 for quantizing the amplified signal into a second digital signal. The second analog to digital conversion means 5 may comprise a second analog to digital converter, e.g. the second analog to digital conversion means 5 may consist of such second analog to digital converter. In a device according to embodiments of the present invention, the input of such second analog to digital converter may be electrically connected to the output of the variable gain amplifier, e.g. as shown in FIG. 1. The second analog to digital converter may be an ADC as known in the art, for example, a direct conversion ADC, a ramp ADC, a multi-slope ADC, a sigma-delta ADC, a SAR ADC or a pipeline ADC, or any other type known by the person skilled in the art.

    [0049] For example, assume the input signal has a value of 70% of the total input range. If this signal needs to be quantized at 10b, in a device as known in the art a 10b ADC would be needed. However, a value of 70% of the input range is large, and low-resolution is not needed for such large inputs for example due to shot noise, such as for example photon shot noise, dark shot noise, etc. Say that a 9b accuracy is desired, then the second analog to digital converter can be a 9b ADC. Assume now that the input signal is 5% of the input range. For this small value, one could need 10b resolution. However, when this small signal is detected, the amplifier gain may be doubled in a readout circuit according to embodiments of the present invention. Then, the smaller input signal may also be quantized with the 9b ADC. Hence, the signal will be quantized with 10b effective resolution, since the first bit has already been identified if the first step.

    [0050] Furthermore, in particular embodiments, the second analog to digital conversion means 5 may be adapted to provide a finer quantization than the first analog to digital conversion means 4. It is an advantage of such embodiments that a coarse quantization by the first analog to digital conversion means 4 may be sufficient to select an appropriate gain factor, such that a low area size, power consumption and cost may be achieved by the first analog to digital conversion means 4. Furthermore, the second analog to digital conversion means 5 may also be adapted for outputting less input-related noise than the first analog to digital converter, such that the first analog to digital conversion means 4 may be a low cost analog to digital converter with relaxed constraints on noise characteristics.

    [0051] While the second analog to digital conversion means 5 may provide a finer quantization, automatically setting an appropriate gain for the variable gain amplifier 3 in accordance with embodiments of the present invention may provide also here an advantage, since the resolution of the second analog to digital conversion means 5 may also be lower than would be preferable in an imaging device as known in the art, without substantial loss of quality of the digital output signal.

    [0052] The readout circuit 1 also comprises a digital output 7 for outputting an output signal, which is determined as function of at least the second digital signal. The digital output 7 may provide a signal derived from the second digital signal, e.g. the digital output may provide the second digital signal as output, e.g. as shown in FIG. 1. However, in embodiments according to the present invention, the digital output 7 may also comprise a combination unit 9 for outputting a combination signal of the first digital signal and the second digital signal, e.g. as shown in FIG. 2. For example, the variable gain amplifier 3 may receive the analog input signal A and supply the amplified signal B to the second analog to digital conversion means 5 to be converted into the second digital signal X2. The first analog to digital conversion means 4 provides the first digital signal X1, which is used to set the gain of the variable gain amplifier 3. The combination signal X may be a weighted sum, e.g. an average, or weighted product of the first digital signal X1 and the second digital signal X2, e.g. the first digital signal may be digitally transformed, e.g. scaled, to take the gain factor into account and then combined with the second digital signal.

    [0053] In another readout circuit 11 according to embodiments of the present invention, e.g. as shown in FIG. 4, the first analog to digital conversion means 4 may comprise a first analog to digital converter and the second analog to digital conversion means 5 may also comprise a second analog to digital converter. However, in this arrangement, the input of the first analog to digital converter and the input of the second analog to digital converter may be both electrically connected to the output of the variable gain amplifier, during the time the input of the variable gain amplifier receives the pixel signal input. In such arrangement, the control means may be adapted for first setting the gain factor of the variable gain amplifier to for example the highest gain, e.g. such that the amplifier provides its input substantially amplified at its output. Then the control means may, for example reduce the gain during amplification, based on the output of the first analog to digital conversion means. For example, if the first analog to digital converter detects a too large output signal, it could reduce the gain. Finally, after this operation, the output value is determined.

    [0054] Alternatively, there may be a switch between the output of the amplifier means and the second ADC converter means such that the second ADC conversion is performed after the operation of the amplifier means and the ADC means has completed.

    [0055] Furthermore, the first analog to digital conversion means 4 and the second analog to digital conversion means 5 may also comprise switching means 13 for electrically connecting the analog to digital converter 12 to either the pixel signal input in a first state of the switching means, or to the output of the variable gain amplifier, in a second state of said switching means. The control means 6 may further be adapted for setting this switching means in the first state when setting the gain factor and for setting the switching means in the second state after the gain factor is set.

    [0056] In embodiments of the present invention, the readout circuit may also comprise at least one further variable gain amplifier 17 electrically connected in a serial circuit to the output of the first variable gain amplifier, e.g. as shown in FIG. 5. For example, the readout circuit may comprise a further variable gain amplifier 17 having its output connected to the output of the first variable gain amplifier. The circuit may comprise a yet further variable gain amplifier having its input connected to the output of this further variable gain amplifier, and so on to create a series of variable gain amplifiers, each receiving its input from the output of a previous amplifier in the series. The or each of the at least one further variable gain amplifier 17 may provide a corresponding further amplified signal C,D by amplifying the corresponding output B,C of the previous variable gain amplifier by a corresponding further gain factor.

    [0057] The circuit may also comprise at least one further analog to digital conversion means 19, in which each further analog to digital conversion means is adapted for quantizing the corresponding further amplified signal into a further digital signal X3,X4. The control means 6 may be adapted for setting the further gain factor of the or each of the at least one further variable gain amplifier 17 by taking into account a corresponding digital signal which is provided by the second analog to digital conversion means 5 or an analog to digital conversion means of the at least one further analog to digital conversion means 19 which has its input connected to the input of this further variable gain amplifier 17.

    [0058] In a second aspect, the present invention also relates to an imaging device which comprises at least one readout circuit according to embodiments of the first aspect of the invention.

    [0059] It will be understood by the person skilled in the art that the imaging device may comprise other components which may be optional components or standard features of imaging devices as known in the art, and which may be readily integrated into the imaging device by applying common knowledge and ordinary skill in the field. For example, the imaging device may also comprise an exposure sensor, a temperature sensor for calibration purposes, a processor for applying digital image processing, a storage means for storing a digital representation of the acquired image, optical components such as lenses, mirrors and/or diaphragms, a flash light, autofocussing means, user interface controls, a battery or power supply, and/or output means for exporting an acquired image to an external device or information carrier.

    [0060] Such imaging device according to embodiments also comprises at least one imaging pixel element for supplying an analog input signal to a pixel signal input of the readout circuit 1. The at least one imaging pixel element may comprise a plurality of pixel elements forming a logical pixel column of a pixel array. For example, the imaging device may comprise a readout signal line and a plurality of pixel elements adapted for outputting a signal on the readout signal line. The plurality of pixel elements 2 may form a logical pixel column of a pixel array of the imaging device, and the readout signal line may thus be a column line for directing the pixel outputs to the readout circuit.

    [0061] It will be understood by the person skilled in the art that the imaging device 1, as is known in the art in imaging devices, may comprise a plurality of such readout signal lines 3, each provided with a plurality of pixel elements, such that the pixel array may be read out in a column-parallel manner. While reference is made to a column, it will also be understood that this does imply a particular physical arrangement of the pixel elements in the pixel array, but merely to the logical addressing of pixels using an address system involving at least two coordinates which may be referred to as a logical column index and a logical row index.

    [0062] In a third aspect, the present invention relates to a method for digitizing an analog input signal of an imaging device into a digital output. This method comprises obtaining an analog input signal from at least one imaging pixel element, quantizing the pixel signal input into a first digital signal, setting a gain factor of a variable gain amplifier by taking into account the first digital signal, amplifying the analog input signal by the gain factor to produce an amplified signal, quantizing the amplified pixel signal into a second digital signal, and outputting the output signal determined as function of at least the second digital signal.

    [0063] Referring to FIG. 6, an exemplary method 20 according to embodiments of the present invention is shown. The method 20 comprises obtaining 21 an analog input signal from at least one imaging pixel element. Obtaining 21 the analog input signal may comprise providing 22 a difference signal as analog input signal. This difference signal may be a difference between a reset signal received from the at least one imaging pixel element and signal representative of an optical signal received from the at least one imaging pixel element, e.g. a correlated double sampling (CDS) signal derived from the at least one imaging pixel element.

    [0064] The method 20 further comprises quantizing 23 the pixel signal input into a first digital signal, setting 24 a gain factor of a variable gain amplifier by taking into account the first digital signal. For example, setting this gain factor may comprise setting a higher gain factor when a small first digital signal is observed, and setting a lower gain factor when a large first digital signal is observed.

    [0065] The method may also comprise setting the gain factor to a reference gain factor, e.g. to the maximum gain, before quantizing the pixel signal input into a first digital signal by amplifying the analog input signal by this reference gain factor to produce a reference amplified signal and quantizing the reference amplified pixel signal into the first digital signal.

    [0066] The method 20 also comprises amplifying 25 the analog input signal by the gain factor to produce an amplified signal and quantizing 26 the amplified pixel signal into a second digital signal.

    [0067] The method further comprises outputting 27 an output signal determined as function of at least the second digital signal. This outputting 27 may comprise outputting a combination of the first digital signal and the second digital signal, for example by determining a sum, an average, a weighed sum, a multiplication or a weighed multiplication of the first digital signal and the second digital signal.

    [0068] For example, in a first phase, the analog pixel signal, e.g. an image signal, needs to be measured. For example, the pixel may be connected to the input of a readout circuit such as a readout circuit according to embodiments of the first aspect of the present invention. In such a device as shown in FIG. 1, the switch 8 may be in a non-conducting state, while an ADC 4 determines a coarse estimation of the input signal, e.g. provides the first digital signal. Based on this coarse estimation, the gain of an amplifier 3 may be set. The coarse ADC 4, e.g. a low-resolution ADC, only needs to detect whether the signal is rather large or not. At these signal levels, noise is not very stringent, and the ADC 4 therefore needs not to provide low-noise digitization.

    [0069] Then, for example, the switch 8 may be closed, e.g. set to a conducting state. The variable gain amplifier 3 may then amplify the signal with a gain depending on the output of the analog to digital conversion means 4. The second analog to digital conversion means 5 then quantizes the amplified signal. Since the signal is now amplified, the noise requirements of the analog to digital conversion means 5 may be relaxed. Due to such signal-dependent amplification, the resolution of the analog to digital conversion means 5 may also be reduced.

    [0070] The advantages of embodiments of the present invention may thus include a reduced ADC resolution, e.g. thanks to the dynamically set gain. Hence, a lowered resolution in the ADC may facilitate low area and power consumption in a readout circuit. Furthermore, the ADC noise requirements may also be reduced, thanks to a higher gain setting when the input signal is low. This may also promote a low ADC power and area in a readout circuit, since comparator noise and kT/C requirements may be relaxed.

    [0071] It is also an advantage of embodiments of the present invention that a simple circuit may be provided, e.g. no large additional circuit elements are needed, such as a digital to analog converter as may be required in a traditional pipeline readout circuit. The solution disclosed herein may advantageously exploit the property that noise and resolution requirements are less strict for large input signals.

    [0072] Various examples of methods according to embodiments are further shown in FIG. 7 and FIG. 8. In the first example, shown in FIG. 9, an input signal is measured, e.g. an analog input signal is obtained 21 from at least one imaging pixel element. This may comprise providing a difference signal as analog input signal.

    [0073] Then, a coarse amplitude is determined, e.g. the pixel signal input is quantized 23 into a first digital signal. In a next step, the amplifier gain is set, e.g. the gain factor of a variable gain amplifier is set 24 by taking into account the first digital signal.

    [0074] Finally, the reset-optical difference signal is amplified and a fine amplitude is determined, e.g. the analog input signal is amplified 25 by the gain factor to produce an amplified signal, and the amplified pixel signal is quantized 26 into a second digital signal. Then, the coarse and fine amplitude may be combined as output, e.g. a combination of the first digital signal and second digital signal may be provided 27 as output signal.

    [0075] In the second example, shown in FIG. 8, again, an input signal is measured, e.g. an analog input signal is obtained 21 from at least one imaging pixel element. This may comprise providing 22 a difference signal as analog input signal.

    [0076] Then the amplifier gain may be set 29 to a reference value, e.g. to maximum gain, and the reset-optical difference signal is amplified, e.g. the analog input signal is amplified 25 by the gain factor to produce an amplified signal, Then a coarse amplitude is determined, e.g. the amplified signal is quantized 23 into a first digital signal. In a next step, the amplifier gain is reduced if the signal is determined to be large, e.g. the gain factor of a variable gain amplifier is set 24 by taking into account the first digital signal.

    [0077] Then the reset-optical difference signal are amplified, e.g. the analog input signal is amplified 25 by the adjusted gain factor to produce an amplified signal, and the fine amplitude is determined, e.g. the amplified pixel signal is quantized 26 into a second digital signal. For example, this second digital signal may be provided 27 as output signal.

    [0078] Furthermore, determining the coarse amplitude 23 and reducing the amplifier gain 24 may iterate until the coarse amplitude signal, e.g. the first digital signal, falls within a predetermined optimal signal range for determining the fine amplitude, e.g. the second digital signal.


    Claims

    1. A readout circuit (1) for digitizing an analog input signal of an imaging device into a digital output, comprising:

    - a pixel signal input (2) for providing an analog input signal from at least one imaging pixel element,

    - a first variable gain amplifier (3) for providing an amplified signal, the amplified signal being an amplification of the analog input signal by a gain factor,

    - a first analog to digital conversion means (4) for quantizing the analog input signal into a first digital signal,

    - a control means (6) for setting the gain factor of the variable gain amplifier by taking into account the first digital signal,

    - a second analog to digital conversion means (5) for quantizing the amplified signal into a second digital signal,

    - wherein the first analog to digital conversion means (4) is adapted to provide a coarse quantization of the pixel signal input (2) and the second analog to digital conversion means is adapted to provide a finer quantization of the amplified signal than the first analog to digital conversion means (4),

    - a digital output (7) for outputting an output signal, the output signal being determined as function of at least the second digital signal, and,

    - the readout circuit (1) being characterized in that it further comprises:

    - at least one further variable gain amplifier (17) electrically connected in a serial circuit to the output of the first variable gain amplifier, each of the at least one further variable gain amplifier (17) providing a corresponding further amplified signal by amplifying the corresponding input of the at least one further variable gain amplifier by a corresponding further gain factor, and

    - at least one further analog to digital conversion means (19), each further analog to digital conversion means being adapted for quantizing the corresponding further amplified signal into a further digital signal and having its output connected to the input of the next further variable gain amplifier in the serial circuit if there is one and to the digital output (7), wherein the control means (6) is adapted for setting the further gain factor of each of the at least one further variable gain amplifier by taking into account a corresponding digital signal which is provided by the second analog to digital conversion means or the analog to digital conversion means of the at least one further analog to digital conversion means having its output connected to the input of said each of the at least one further variable gain amplifier,

    - wherein the output signal of the digital output (7) is determined as function of at least the second output signal and the further digital signal(s).


     
    2. The readout circuit according to claim 1, wherein the input of the first analog to digital conversion means and the input of the first variable gain amplifier are electrically connected, and wherein the input of the second analog to digital conversion means is electrically connected to the output of the first variable gain amplifier.
     
    3. The readout circuit according to claim 2, further comprising a switch for electrically disconnecting the input of the first variable gain amplifier from the pixel signal input, and wherein the control means (6) is adapted for switching the switch in a non-conducting state when setting the gain factor and for switching the switch in a conducting state after the gain factor is set.
     
    4. The readout circuit according to any of the previous claims, wherein the first variable gain amplifier (3) is adapted for subtracting an analog signal representative for the optical signal and a reset signal provided by the pixel signal input and for providing the amplified pixel signal, the amplified pixel signal being a correlated double sampling amplification of the subtraction of the signal representative for the optical signal and the reset signal by the gain factor.
     
    5. The readout circuit according to any of the previous claims, wherein the digital output (7) comprises a combination unit (9) for outputting a combination signal of the first digital signal, the second digital signal and the further signal(s).
     
    6. An imaging device comprising a readout circuit (1) according to any of the previous claims, and at least one imaging pixel element for supplying an analog input signal to a pixel signal input of the readout circuit (1).
     
    7. The imaging device according to claim 6, wherein the at least one imaging pixel element comprises a plurality of pixel elements forming a logical pixel column of a pixel array.
     
    8. A method (20) for digitizing an analog input signal of an imaging device into a digital output by a readout circuit according to claim 1, the method comprising:

    - obtaining an analog input signal from at least one imaging pixel element,

    - coarse quantizing (23) the pixel signal input into a first digital signal,

    - setting (24) a gain factor of a variable gain amplifier by taking into account the first digital signal,

    - amplifying (25) the analog input signal by the gain factor to produce an amplified signal,

    - fine quantizing (26) the amplified pixel signal into a second digital signal at a finer quantization than the coarse quantization, and

    - characterized in that the method further comprises obtaining at least a further amplified signal by amplifying the output of the previous gain amplifier by at least a further variable gain amplifier (17),

    - quantizing the corresponding further amplified signal by providing a further digital signal by a further analog to digital conversion means (19), and

    - wherein a gain factor of the at least a further variable gain amplifier is set by taking into account the second digital signal or the corresponding digital signal provided by the further analog to digital conversion means (19) having its output connected to said at least a further variable gain amplifier,

    outputting (27) an output signal determined as function of at least the second digital signal and the further signal(s).
     
    9. The method according to claim 8, wherein obtaining (21) an analog input signal from at least one imaging pixel element comprises providing (22) a difference signal as analog input signal, the difference signal being a difference between a reset signal received from the at least one imaging pixel element and an analog signal representative for the optical signal received from the at least one imaging pixel element.
     
    10. The method according to claim 8 or claim 9, wherein outputting (27) the output signal comprises combining the first digital signal, the second digital and the further signal(s).
     
    11. The method according to claim 10 wherein combining the first digital signal, the second digital signal and the further signal(s) comprises determining a weighted sum or product to obtain a quantized representation of the analog input signal.
     


    Ansprüche

    1. Ausleseschaltung (1) zum Digitalisieren eines analogen Eingangssignals einer bildgebenden Vorrichtung in einen digitalen Ausgang, umfassend:

    - einen Pixelsignaleingang (2) zum Bereitstellen eines analogen Eingangssignals von zumindest einem bildgebenden Pixelelement,

    - einen ersten Regelverstärker (3) zum Bereitstellen eines verstärkten Signals, wobei das verstärkte Signal eine Verstärkung des analogen Eingangssignals mit einem Verstärkungsfaktor ist,

    - ein erstes Analog-Digital-Konvertierungsmittel (4) zum Quantisieren des analogen Eingangssignals in ein erstes digitales Signal,

    - ein Steuerungsmittel (6) zum Einstellen des Verstärkungsfaktors des Regelverstärkers durch Berücksichtigen des ersten digitalen Signals,

    - ein zweites Analog-Digital-Konvertierungsmittel (5) zum Quantisieren des verstärkten Signals in ein zweites digitales Signal,

    - wobei das erste Analog-Digital-Konvertierungsmittel (4) adaptiert ist, um eine grobe Quantisierung des Pixelsignaleingangs (2) bereitzustellen, und das zweite Analog-Digital-Konvertierungsmittel adaptiert ist, um eine feinere Quantisierung des verstärkten Signals bereitzustellen als das erste Analog-Digital-Konvertierungsmittel (4),

    - einen digitalen Ausgang (7) zum Ausgeben eines Ausgangssignals, wobei das Ausgangssignal als Funktion von zumindest dem zweiten digitalen Signal bestimmt wird, und

    - wobei die Ausleseschaltung (1) dadurch gekennzeichnet ist, dass sie weiter umfasst:

    - zumindest einen weiteren Regelverstärker (17), welcher mit dem Ausgang des ersten Regelverstärkers in einer Serienschaltung elektrisch verbunden ist, wobei jeder von dem zumindest einen weiteren Regelverstärker (17) ein entsprechendes weiteres verstärktes Signal durch Verstärken des entsprechenden Eingangs des zumindest einen weiteren Regelverstärkers mit einem entsprechenden weiteren Verstärkungsfaktor bereitstellt, und

    - zumindest ein weiteres Analog-Digital-Konvertierungsmittel (19), wobei jedes weitere Analog-Digital-Konvertierungsmittel zum Quantisieren des entsprechenden weiteren verstärkten Signals in ein weiteres digitales Signal adaptiert ist, und wobei seine Ausgänge mit dem Eingang des nächsten weiteren Regelverstärkers in der Serienschaltung, falls vorhanden, und mit dem digitalen Ausgang (7) verbunden sind, wobei das Steuerungsmittel (6) zum Einstellen des weiteren Verstärkungsfaktors von jedem von dem zumindest einen weiteren Regelverstärker durch Berücksichtigen eines entsprechenden digitalen Signals, welches durch das zweite Analog-Digital-Konvertierungsmittel oder das Analog-Digital-Konvertierungsmittel des zumindest einen weiteren Analog-Digital-Konvertierungsmittels, dessen Ausgang mit dem Eingang des zumindest einen weiteren Regelverstärkers verbunden ist, bereitgestellt wird, adaptiert ist,

    - wobei das Ausgangssignal des digitalen Ausgangs (7) als Funktion zumindest des zweiten Ausgangssignals und des weiteren digitalen Signals bzw. der weiteren digitalen Signale bestimmt wird.


     
    2. Ausleseschaltung nach Anspruch 1, wobei der Eingang des ersten Analog-Digital-Konvertierungsmittels und der Eingang des ersten Regelverstärkers elektrisch verbunden sind und wobei der Eingang des zweiten Analog-Digital-Konvertierungsmittels mit dem Ausgang des ersten Regelverstärkers elektrisch verbunden ist.
     
    3. Ausleseschaltung nach Anspruch 2, weiter einen Schalter zum Trennen der elektrischen Verbindung zwischen dem Eingang des ersten Regelverstärkers und des Pixelsignaleingangs umfassend, und
    wobei das Steuerungsmittel (6) zum Schalten des Schalters in einem nichtleitenden Zustand beim Einstellen des Verstärkungsfaktors und zum Schalten des Schalters in einem leitenden Zustand, nachdem der Verstärkungsfaktor eingestellt ist, adaptiert ist.
     
    4. Ausleseschaltung nach einem der vorstehenden Ansprüche, wobei der erste Regelverstärker (3) zum Subtrahieren eines analogen Signals, welches das optische Signal repräsentiert, und eines Rückstellsignals, welches von dem Pixelsignaleingang bereitgestellt wird, und zum Bereitstellen des verstärkten Pixelsignals adaptiert ist, wobei das verstärkte Pixelsignal eine korrelierte Doppelabtastungsverstärkung der Subtraktion des Signals, welches das optische Signal repräsentiert, und des Rückstellsignals mit dem Verstärkungsfaktor ist.
     
    5. Ausleseschaltung nach einem der vorstehenden Ansprüche, wobei der digitale Ausgang (7) eine Kombinationseinheit (9) zum Ausgeben eines Kombinationssignals des ersten digitalen Signals, des zweiten digitalen Signals und des weiteren Signals bzw. der weiteren Signale umfasst.
     
    6. Bildgebende Vorrichtung, umfassend eine Ausleseschaltung (1) nach einem der vorstehenden Ansprüche und zumindest ein bildgebendes Pixelelement zum Liefern eines analogen Eingangssignals für einen Pixelsignaleingang der Ausleseschaltung (1).
     
    7. Bildgebende Vorrichtung nach Anspruch 6, wobei das zumindest eine bildgebende Pixelelement eine Vielzahl von Pixelelementen umfasst, welche eine logische Pixelspalte einer Pixelanordnung bilden.
     
    8. Verfahren (20) zum Digitalisieren eines analogen Eingangssignals einer bildgebenden Vorrichtung in einen digitalen Ausgang durch eine Ausleseschaltung nach Anspruch 1, wobei das Verfahren umfasst:

    - Bereitstellen eines analogen Eingangssignals von zumindest einem bildgebenden Pixelelement,

    - grobes Quantisieren (23) des Pixelsignaleingangs in ein erstes digitales Signal,

    - Einstellen (24) eines Verstärkungsfaktors eines Regelverstärkers durch Berücksichtigen des ersten digitalen Signals,

    - Verstärken (25) des analogen Eingangssignals mit dem Verstärkungsfaktor, um ein verstärktes Signal zu erzeugen,

    - feines Quantisieren (26) des verstärkten Pixelsignals in ein zweites digitales Signal bei einer feineren Quantisierung als die grobe Quantisierung, und

    - dadurch gekennzeichnet, dass das Verfahren weiter Erhalten zumindest eines weiteren verstärkten Signals durch Verstärken des Ausgangs des vorherigen Regelverstärkers durch zumindest einen weiteren Regelverstärker (17) umfasst,

    - Quantisieren des entsprechenden weiteren verstärkten Signals durch Bereitstellen eines weiteren digitalen Signals durch ein weiteres Analog-Digital-Konvertierungsmittel (19), und

    - wobei ein Verstärkungsfaktor des zumindest einen weiteren Regelverstärkers durch Berücksichtigen des zweiten digitalen Signals oder des entsprechenden digitalen Signals, welches durch das weitere Analog-Digital-Konvertierungsmittel (19), dessen Ausgang mit dem zumindest einen weiteren Regelverstärker verbunden ist, bereitgestellt wird, eingestellt wird,

    Ausgeben (27) eines Ausgangssignals, welches als Funktion von zumindest dem zweiten digitalen Signal und dem weiteren Signal bzw. der weiteren Signale bestimmt wird.
     
    9. Verfahren nach Anspruch 8,
    wobei Erhalten (21) eines analogen Eingangssignals von zumindest einem bildgebenden Pixelelement Bereitstellen (22) eines Differenzsignals als analoges Eingangssignal umfasst, wobei das Differenzsignal eine Differenz zwischen einem Rückstellsignal, welches von dem zumindest einen bildgebenden Pixelelement und einem analogen Signal, welches das optische Signal repräsentiert, welches von dem zumindest einen bildgebenden Pixelelement empfangen wird, ist.
     
    10. Verfahren nach Anspruch 8 oder Anspruch 9, wobei Ausgeben (27) des Ausgangssignals Kombinieren des ersten digitalen Signals, des zweiten digitalen und des weiteren Signals bzw. der weiteren Signale umfasst.
     
    11. Verfahren nach Anspruch 10, wobei Kombinieren des ersten digitalen Signals, des zweiten digitalen Signals und des weiteren Signals bzw. der weiteren Signale Bestimmen einer gewichteten Summe oder eines Produkts umfasst, um eine quantisierte Darstellung des analogen Eingangssignals zu erhalten.
     


    Revendications

    1. Circuit de lecture (1) pour numériser un signal d'entrée analogique d'un dispositif d'imagerie en une sortie numérique, comprenant :

    - une entrée de signal de pixel (2) pour fournir un signal d'entrée analogique à partir d'au moins un élément de pixel d'imagerie,

    - un premier amplificateur à gain variable (3) pour fournir un signal amplifié, le signal amplifié étant une amplification du signal d'entrée analogique par un facteur de gain,

    - un premier moyen de conversion analogique-numérique (4) pour quantifier le signal d'entrée analogique en un premier signal numérique,

    - un moyen de commande (6) pour régler le facteur de gain de l'amplificateur à gain variable en tenant compte du premier signal numérique,

    - un second moyen de conversion analogique-numérique (5) pour quantifier le signal amplifié en un second signal numérique,

    - dans lequel le premier moyen de conversion analogique-numérique (4) est adapté pour fournir une quantification grossière de l'entrée de signal de pixel (2) et le second moyen de conversion analogique-numérique est adapté pour fournir une quantification plus fine du signal amplifié que le premier moyen de conversion analogique-numérique (4),

    - une sortie numérique (7) pour délivrer en sortie un signal de sortie, le signal de sortie étant déterminé comme une fonction d'au moins le second signal numérique, et

    le circuit de lecture (1) étant caractérisé en ce qu'il comprend en outre :

    - au moins un autre amplificateur à gain variable (17) connecté électriquement dans un circuit en série à la sortie du premier amplificateur à gain variable, chacun de l'au moins un autre amplificateur à gain variable (17) fournissant un autre signal amplifié correspondant en amplifiant l'entrée correspondante de l'au moins un autre amplificateur à gain variable par un autre facteur de gain correspondant, et

    - au moins un autre moyen de conversion analogique-numérique (19), chaque autre moyen de conversion analogique-numérique étant adapté pour quantifier l'autre signal amplifié correspondant en un autre signal numérique et ayant sa sortie connectée à l'entrée de l'autre amplificateur à gain variable suivant dans le circuit en série s'il en existe un et à la sortie numérique (7),
    dans lequel le moyen de commande (6) est adapté pour régler l'autre facteur de gain de chacun de l'au moins un autre amplificateur à gain variable en tenant compte d'un signal numérique correspondant qui est fourni par le second moyen de conversion analogique-numérique ou le moyen de conversion analogique-numérique de l'au moins un autre moyen de conversion analogique-numérique ayant sa sortie connectée à l'entrée dudit chacun de l'au moins un autre amplificateur à gain variable,

    - dans lequel le signal de sortie de la sortie numérique (7) est déterminée comme une fonction d'au moins le second signal de sortie et du ou des autres signaux numériques.


     
    2. Circuit de lecture selon la revendication 1, dans lequel l'entrée du premier moyen de conversion analogique-numérique et l'entrée du premier amplificateur à gain variable sont connectées électriquement, et dans lequel l'entrée du second moyen de conversion analogique-numérique est connectée électriquement à la sortie du premier amplificateur à gain variable.
     
    3. Circuit de lecture selon la revendication 2, comprenant en outre un commutateur pour déconnecter électriquement l'entrée du premier amplificateur à gain variable de l'entrée de signal de pixel, et
    dans lequel le moyen de commande (6) est adapté pour commuter le commutateur dans un état non conducteur lors du réglage du facteur de gain et pour commuter le commutateur dans un état conducteur après que le facteur de gain est réglé.
     
    4. Circuit de lecture selon l'une quelconque des revendications précédentes, dans lequel le premier amplificateur à gain variable (3) est adapté pour soustraire un signal analogique représentatif du signal optique et un signal de réinitialisation fourni par l'entrée de signal de pixel et pour fournir le signal de pixel amplifié, le signal de pixel amplifié étant une amplification d'échantillonnage double corrélée de la soustraction du signal représentatif du signal optique et du signal de réinitialisation par le facteur de gain.
     
    5. Circuit de lecture selon l'une quelconque des revendications précédentes, dans lequel la sortie numérique (7) comprend une unité de combinaison (9) pour fournir en sortie un signal de combinaison du premier signal numérique, du second signal numérique et du ou des autres signaux.
     
    6. Dispositif d'imagerie comprenant un circuit de lecture (1) selon l'une quelconque des revendications précédentes, et au moins un élément de pixel d'imagerie pour délivrer un signal d'entrée analogique à une entrée de signal de pixel du circuit de lecture (1).
     
    7. Dispositif d'imagerie selon la revendication 6, dans lequel l'au moins un élément de pixel d'imagerie comprend une pluralité d'éléments de pixel formant une colonne de pixels logique d'un réseau de pixels.
     
    8. Procédé (20) pour numériser un signal d'entrée analogique d'un dispositif d'imagerie en une sortie numérique par un circuit de lecture selon la revendication 1, le procédé comprenant :

    - l'obtention d'un signal d'entrée analogique à partir d'au moins un élément de pixel d'imagerie,

    - la quantification grossière (23) de l'entrée de signal de pixel en un premier signal numérique,

    - le réglage (24) d'un facteur de gain d'un amplificateur à gain variable en tenant compte du premier signal numérique,

    - l'amplification (25) du signal d'entrée analogique par le facteur de gain pour produire un signal amplifié,

    - la quantification fine (26) du signal de pixel amplifié en un second signal numérique à une quantification plus fine que la quantification grossière, et

    - caractérisé en ce que le procédé comprend en outre l'obtention d'au moins un autre signal amplifié en amplifiant la sortie de l'amplificateur de gain précédent par au moins un autre amplificateur à gain variable (17),

    - la quantification de l'autre signal amplifié correspondant en fournissant un autre signal numérique par un autre moyen de conversion analogique-numérique (19), et

    - dans lequel un facteur de gain de l'au moins un autre amplificateur à gain variable est réglé en tenant compte du second signal numérique ou du signal numérique correspondant fourni par l'autre moyen de conversion analogique-numérique (19) ayant sa sortie connectée audit au moins un autre amplificateur à gain variable,

    la fourniture en sortie (27) d'un signal de sortie déterminé comme une fonction d'au moins le second signal numérique et le ou les autres signaux.
     
    9. Procédé selon la revendication 8, dans lequel l'obtention (21) d'un signal d'entrée analogique à partir d'au moins un élément de pixel d'imagerie comprend la fourniture (22) d'un signal de différence comme signal d'entrée analogique, le signal de différence étant une différence entre un signal de réinitialisation reçu à partir de l'au moins un élément de pixel d'imagerie et un signal analogique représentatif du signal optique reçu à partir de l'au moins un élément de pixel d'imagerie.
     
    10. Procédé selon la revendication 8 ou la revendication 9, dans lequel la fourniture en sortie (27) du signal de sortie comprend la combinaison du premier signal numérique, du second signal numérique et du ou des autres signaux.
     
    11. Procédé selon la revendication 10, dans lequel la combinaison du premier signal numérique, du second signal numérique et du ou des autres signaux comprend la détermination d'une somme ou d'un produit pondéré pour obtenir une représentation quantifiée du signal analogique d'entrée.
     




    Drawing

















    Cited references

    REFERENCES CITED IN THE DESCRIPTION



    This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

    Patent documents cited in the description