(19)
(11)EP 3 035 384 B1

(12)EUROPEAN PATENT SPECIFICATION

(45)Mention of the grant of the patent:
17.06.2020 Bulletin 2020/25

(21)Application number: 15192672.2

(22)Date of filing:  03.11.2015
(51)International Patent Classification (IPC): 
H01L 23/495(2006.01)

(54)

POWER SEMICONDUCTOR PACKAGE HAVING REDUCED FORM FACTOR AND INCREASED CURRENT CARRYING CAPABILITY

LEISTUNGSHALBLEITERVERPACKUNG MIT REDUZIERTEM FORMFAKTOR UND ERHÖHTER STROMFÜHRUNGSKAPAZITÄT

BOÎTIER DE SEMI-CONDUCTEUR DE PUISSANCE À FACTEUR DE FORME RÉDUIT ET AUGMENTATION DE LA CAPACITÉ DE TRANSPORT DE COURANT


(84)Designated Contracting States:
AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

(30)Priority: 16.12.2014 US 201462092753 P
23.10.2015 US 201514921707

(43)Date of publication of application:
22.06.2016 Bulletin 2016/25

(73)Proprietor: Infineon Technologies Americas Corp.
El Segundo, CA 90245 (US)

(72)Inventor:
  • Cho, Eung San
    Torrance, CA 90505 (US)

(74)Representative: JENSEN & SON 
366-368 Old Street
London EC1V 9LT
London EC1V 9LT (GB)


(56)References cited: : 
EP-A1- 2 525 394
US-A1- 2005 161 785
US-A1- 2013 154 073
US-A1- 2015 162 303
EP-A2- 2 477 222
US-A1- 2012 061 813
US-A1- 2015 130 036
  
      
    Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).


    Description

    BACKGROUND



    [0001] Reference is made to the following documents:

    US 2005/161785 A1

    US 2012/061813 A1

    EP 2 525 394 A1

    US2013/154073 A1

    EP 2 477 222 A2



    [0002] Power converters, such as buck converters, are commonly utilized to convert a high DC voltage to a low DC voltage. A power converter typically includes a high-side switch and a low-side switch connected in a half-bridge configuration. The power converter can include a driver integrated circuit (IC) to control a duty cycle of either or both of the high-side and low-side switches so as to convert a high input voltage to a low output voltage. To improve form factor, performance, and manufacturing cost, it is often desirable to integrate components of a power converter circuit, such as a half-bridge based DC-DC converter or a voltage converter, into a compact power semiconductor package.

    [0003] In a conventional power semiconductor package, individual semiconductor dies are arranged side by side and coupled to a substrate through their corresponding conductive clips, which can undesirably increase electrical resistance and form factor of the power semiconductor package. Also, package design rules to successfully accommodate multiple leadframes and a conductive clip require a large degree of tolerance (i.e. a large clearance space) for manufacturing. Typically, a conductive clip having a leg portion is used to provide sufficient clearance space for necessary electrical connections. However, it is difficult to manufacture the leg portion of the conductive clip to match the exact height of the semiconductor devices in the conventional power semiconductor package. As a result, the leg portion may cause the conductive clip to tilt either toward or away from the semiconductor device, which in turn can cause unreliable electrical connection between the conductive clip and the semiconductor device, and limiting the current carrying capability of the conductive clip. Additionally, the increased package complexity resulting from the use of multiple conductive clips may negatively affect manufacturing time, cost, and package yields.

    [0004] Thus, there is a need in the art to provide a compact power semiconductor package with reduced form factor and increased current carrying capability.

    [0005] The said objective will be achieved by the features of claim 1.

    SUMMARY



    [0006] The present disclosure is directed to a power semiconductor package with reduced form factor and increased current carrying capability, substantially as shown in and/or described in connection with at least one of the figures, and as set forth in the claims.

    BRIEF DESCRIPTION OF THE DRAWINGS



    [0007] 

    Figure 1 illustrates an exemplary circuit diagram of a power converter, according to one implementation of the present application.

    Figure 2A illustrates a top plan view of an exemplary power semiconductor package, according to one implementation of the present application.

    Figure 2B illustrates a cross-sectional view of an exemplary power semiconductor package, according to one implementation of the present application.

    Figure 2C illustrates a cross-sectional view of an exemplary power semiconductor package, according to one implementation of the present application.

    Figure 3 illustrates a top plan view of an exemplary power semiconductor package, according to one implementation of the present application.


    DETAILED DESCRIPTION



    [0008] The following description contains specific information pertaining to implementations in the present disclosure. The drawings in the present application and their accompanying detailed description are directed to merely exemplary implementations. Unless noted otherwise, like or corresponding elements among the figures may be indicated by like or corresponding reference numerals. Moreover, the drawings and illustrations in the present application are generally not to scale, and are not intended to correspond to actual relative dimensions.

    [0009] Figure 1 illustrates an exemplary circuit diagram of a power converter, according to one implementation of the present application. In the present implementation, power converter circuit 100 includes a buck converter configured to convert a high input voltage to a low output voltage, for example. In another implementation, power converter circuit 100 may include electronic circuits and systems for conversion of a low input voltage to a high output voltage. As illustrated in Figure 1, power converter circuit 100 includes half-bridge 102 having driver IC 110, power switch 120 and power switch 130, and an output stage having output inductor 142 and output capacitor 144.

    [0010] As illustrated in Figure 1, power switch 120 includes a high-side or control transistor having drain 122, source 124 and gate 126. Power switch 130 includes a low-side or synchronous (hereinafter "sync") transistor having drain 132, source 134 and gate 136. Drain 122 of power switch 120 is coupled to positive input terminal 160, VIN(+), while source 124 of power switch 120 is coupled to switched node 140. Gate 126 of power switch 120 is coupled to driver IC 110, which provides a high-side drive signal (VG1) to gate 126. As illustrated in Figure 1, drain 132 of power switch 130 is coupled to switched node 140, while source 134 of power switch 130 is coupled to negative input terminal 162, VIN(-). Gate 136 of power switch 130 is coupled to driver IC 110, which provides a low-side drive signal (VG2) to gate 136.

    [0011] In an implementation, at least one of power switch 120 and power switch 130 includes a field effect transistor (FET), such as a silicon metal-oxide-semiconductor FET (MOSFET). In another implementation, at least one of power switch 120 and power switch 130 includes a group III-V semiconductor device, such as a gallium nitride (GaN) device, which can be a GaN high electron mobility transistor (HEMT). In other implementations, power switches 120 and 130 may be any other suitable control devices, such as bipolar junction transistors (BJTs) and insulated gate bipolar transistors (IGBTs).

    [0012] According to the present implementation, driver IC 110 and power switch 120 are monolithically integrated on semiconductor die 104, and power switch 130 is formed on semiconductor die 106. As discussed with reference to Figures 2A, 2B, 2C and 3 below, semiconductor dies 104 and 106 are coupled to each other by a legless conductive clip, and are configured for attachment to partially etched segments of a leadframe in a power semiconductor package.

    [0013] With reference to Figures 2A, 2B and 2C, implementations of the present application are described with respect to a power semiconductor package, such as power semiconductor package 200, where driver IC 210 and power switch 220 on semiconductor die 204, and power switch 230 on semiconductor die 206 may correspond to driver IC 110 and power switch 120 on semiconductor die 104, and power switch 130 on semiconductor die 106, respectively, in power converter circuit 100 of Figure 1, and are connected as such.

    [0014] Turning to Figure 2A, Figure 2A illustrates a top plan view of an exemplary power semiconductor package, according to one implementation of the present application. As illustrated in Figure 2A, power semiconductor package 200 includes semiconductor die 204 having power switch 220 and driver IC 210 monolithically formed thereon, semiconductor die 206 having power switch 230, legless conductive clip 252 electrically coupling semiconductor die 204 to semiconductor die 206, and substrate 270. Power semiconductor package 200 also includes a leadframe having at least one non-etched segment (e.g., non-etched segment 250a) and partially etched segments (e.g., partially etched segments 250e and 250f). It is noted that the at least one non-etched segment and the partially etched segments in each of Figures 2A, 2B and 2C are collectively referred to as leadframe 250.

    [0015] In the present implementation, semiconductor die 204 includes driver IC 210 and power switch 220 monolithically formed thereon. Driver IC 210, power switch 220 and semiconductor die 204 may correspond to driver IC 110, power switch 120 and semiconductor die 104, respectively, in power converter circuit 100 of Figure 1. As illustrated in Figure 2A, power switch 220 includes a control transistor having power electrode 224 (e.g., source electrode) situated on a top surface of semiconductor die 204, and a power electrode (e.g., drain electrode) (not explicitly shown in Figure 2A) situated on a bottom surface of semiconductor die 204. Power switch 220 also includes a control electrode (e.g., gate electrode) (not explicitly shown in Figure 2A), which may be situated on either the top or bottom surface of semiconductor die 204.

    [0016] In the present implementation, the power electrode (e.g., drain electrode) of power switch 220 at the bottom of semiconductor die 204 is electrically coupled to an input voltage (e.g., VIN(+) at positive input terminal 160 in Figure 1) through one or more bond wires 256 and one or more partially etched segments 250f of leadframe 250. For example, one or more bond wires 256 may be coupled to the power electrode (e.g., drain electrode) of power switch 220 at the bottom of semiconductor die 204 through one or more through-substrate vias (not explicitly shown in Figure 2A) in semiconductor die 204. The power electrode (e.g., drain electrode) of power switch 220 at the bottom of semiconductor die 204 is configured for attachment to one or more partially etched segments (not explicitly shown in Figure 2A) of leadframe 250. In the present implementation, the control electrode (e.g., gate electrode) (not explicitly shown in Figure 2A) of power switch 220 may be electrically coupled to driver IC 210 through one or more bond wires 254, partially etched segments 250e and conductive traces (not explicitly shown in Figure 2A) on substrate 270, for example. As illustrated in Figure 2A, power electrode 224 (e.g., source electrode) of power switch 220 is electrically coupled to power electrode 232 (e.g., drain electrode) of power switch 230 through legless conductive clip 252, which may correspond to switched node 140 in Figure 1. Legless conductive clip 252 is electrically coupled to substrate 270 through non-etched segment 250a of leadframe 250.

    [0017] In the present implementation, driver IC 210 is formed on semiconductor die 204, and includes I/O pads (not explicitly shown in Figure 2A) electrically coupled to one or more partially etched segments 250e of leadframe 250 through one or more bond wires 254 in Figure 2A. Driver IC 210 is configured to provide drive signals to the gates of power switch 220 and power switch 230, for example, through one or more bond wires 254, partially etched segments 250e and conductive traces (not explicitly shown in Figure 2A) on substrate 270.

    [0018] In contrast to conventional power semiconductor packages having the driver IC and power switches formed side by side on separate semiconductor dies, the monolithic integration of power switch 220 with driver IC 210 on semiconductor die 204 can advantageously reduce the form factor of power semiconductor package 200. As can be seen in Figure 2A, power switch 220 has a smaller footprint than that of power switch 230. Thus, integrating driver IC 210 and power switch 220 on the same semiconductor die can reduce the form factor of power semiconductor package 200 more effectively than integrating driver IC 210 and power switch 230 on the same semiconductor die, because the integration of driver IC 210 and power switch 220 on semiconductor die 204 can result in semiconductor die 204 having a footprint smaller than the combined footprint of two separate semiconductor dies, if driver IC 210 and power switch 220 were separately formed on those semiconductor dies.

    [0019] As illustrated in Figure 2A, semiconductor die 206 includes power switch 230. semiconductor die 206 and power switch 230 may correspond to semiconductor die 106 and power switch 130 , respectively, in power converter circuit 100 of Figure 1. Power switch 230 includes a sync transistor having power electrode 232 (e.g., drain electrode) situated on a top surface of semiconductor die 206, and a power electrode (e.g., source electrode) and a control electrode (e.g., gate electrode) situated on a bottom surface of semiconductor die 206 (not explicitly shown in Figure 2A). In the present implementation, power electrode 224 (e.g., source electrode) of power switch 220 is electrically coupled to power electrode 232 (e.g., drain electrode) of power switch 230 through legless conductive clip 252, which may correspond to switched node 140 in Figure 1. Legless conductive clip 252 is in turn electrically coupled to substrate 270 through non-etched segment 250a of leadframe 250.

    [0020] In addition to non-etched segment 250a and partially etched segments 250e and 250f shown in Figure 2A, leadframe 250 also includes partially etched segments 250b and 250c under semiconductor die 206 and partially etched segment 250d under semiconductor die 204, where partially etched segments 250b, 250c and 250d are shown in Figures 2B and 2C. Non-etched segment 250a and partially etched segments 250b, 250c, 250d, 250e and 250f are different portions of leadframe 250, where non-etched segment 250a retains the full thickness of leadframe 250, and partially etched segments 250b, 250c, 250d, 250e and 250f are etched, thus having a fraction of the full thickness of leadframe 250 (e.g., a half or a quarter of the thickness of non-etched segment 250a). Non-etched segment 250a and partially etched segments 250b, 250c, 250d, 250e and 250f of leadframe 250 are physically separated from one another. In the present implementation, non-etched segment 250a and partially etched segments 250b, 250c, 250d, 250e and 250f are made of the same material, and have a substantially uniform composition. In another implementation, non-etched segment 250a and partially etched segments 250b, 250c, 250d, 250e and 250f can be made of different materials, and have different compositions. In the present implementation, partially etched segments 250b, 250c, 250d, 250e and 250f have a substantially uniform thickness that is a fraction of the full thickness of non-etched segment 250a. In another implementation, partially etched segments 250b, 250c, 250d, 250e and 250f can have different thicknesses. In one implementation, segments 250e and 250f of leadframe 250 may be non-etched segments.

    [0021] Since semiconductor dies 204 and 206 are situated on partially etched segments, as opposed to non-etched segments, of leadframe 250, the overall height of semiconductor dies 204 and 206 in power semiconductor package 200 can be reduced, such that the leg portion employed in conventional conductive clips can be eliminated. In the present implementation, legless conductive clip 252 has a substantially flat body with no leg portion. In contrast to conventional power semiconductor packages having semiconductor dies attached to non-etched lead segments and conductive clips with leg portions, implementations of the present application utilize at least one non-etched segment (e.g., non-etched segment 250a) and partially etched segments (e.g., partially etched segments 250b, 250c and 250d in Figures 2B and 2C) of a leadframe to enable semiconductor dies (e.g., semiconductor dies 204 and 206) to couple to each other and to a substrate (e.g., substrate 270) using a legless conductive clip (e.g., legless conductive clip 252). As a result, the overall height of power semiconductor package 200 can be reduced, which in turn reduces the form factor of power semiconductor package 200. Also, by employing legless conductive clip 252 and semiconductor dies 204 and 206 configured for attachment to partially etched segments (e.g., partially etched segments 250b, 250c and 250d in Figures 2B and 2C), the thickness of legless conductive clip 252 can be adjusted to improve the current carrying capability to suit the needs of a particular implementation without significantly affecting the overall height of power semiconductor package 200.

    [0022] In the present implementation, legless conductive clip 252 includes copper. In another implementation, legless conductive clip 252 may include any suitable conductive material, such as aluminum or tungsten. In the present implementation, non-etched segment 250a and partially etched segments 250b, 250c, 250d, 250e and 250f of leadframe 250 may include a metal, such as copper, aluminum, or tungsten, a metal alloy, a tri-metal or other conductive material. In the present implementation, substrate 270 may be a circuit board, such as a printed circuit board (PCB), or any other suitable substrate.

    [0023] Turning to Figure 2B, Figure 2B illustrates a cross-sectional view of an exemplary power semiconductor package, according to one implementation of the present application. In an implementation, Figure 2B illustrates a cross-sectional view of power semiconductor package 200 along line B-B in Figure 2A. As illustrated in Figure 2B, power semiconductor package 200 includes semiconductor die 204 having power switch 220 and driver IC 210 monolithically formed thereon, semiconductor die 206 having power switch 230, leadframe 250 having non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e, legless conductive clip 252 electrically coupling semiconductor die 204 to semiconductor die 206, and substrate 270.

    [0024] As illustrated in Figure 2B, semiconductor die 204 includes driver IC 210 and power switch 220. Power switch 220 includes a control transistor having power electrode 224 (e.g., source electrode) situated on a top surface of semiconductor die 204, and power electrode 222 (e.g., drain electrode) situated on a bottom surface of semiconductor die 204. Power switch 220 also includes a control electrode (e.g., gate electrode) (not explicitly shown in Figure 2B) that may be situated either on the top or bottom surface of semiconductor die 204 and electrically coupled to driver IC 210. Driver IC 210 is coupled to partially etched segment 250e of leadframe 250 through bond wire 254. Driver IC 210 is configured to provide drive signals to the gates power switch 220 and power switch 230, for example, through bond wires (e.g., bond wire 254), partially etched segments (e.g., partially etched segment 250e), and conductive traces (not explicitly shown in Figure 2B) on substrate 270.

    [0025] As illustrated in Figure 2B, driver IC 210 and power switch 220 are monolithically integrated on semiconductor die 204. In contrast to conventional power semiconductor packages having the driver IC and power switches formed side by side on separate semiconductor dies, the monolithic integration of power switch 220 with driver IC 210 on semiconductor die 204 can advantageously reduce the form factor of power semiconductor package 200. As can be seen in Figure 2B, power switch 220 has a smaller footprint than that of power switch 230. Thus, integrating driver IC 210 and power switch 220 on the same semiconductor die can reduce the form factor of power semiconductor package 200 more effectively than integrating driver IC 210 and power switch 230 on the same semiconductor die, since the integration of driver IC 210 and power switch 220 on semiconductor die 204 can result in semiconductor die 204 having a footprint smaller than the combined footprint of two separate semiconductor dies, if driver IC 210 and power switch 220 were separately formed on those semiconductor dies.

    [0026] As illustrated in Figure 2B, semiconductor die 206 includes power switch 230. Power switch 230 includes a sync transistor having power electrode 232 (e.g., drain electrode) situated on a top surface of semiconductor die 206, and power electrode 234 (e.g., source electrode) and control electrode 236 (e.g., gate electrode) situated on a bottom surface of semiconductor die 206. In the present implementation, power electrode 224 (e.g., source electrode) of power switch 220 is electrically coupled to power electrode 232 (e.g., drain electrode) of power switch 230 through legless conductive clip 252, which may correspond to switched node 140 in Figure 1. Legless conductive clip 252 is in turn electrically coupled to substrate 270 through non-etched segment 250a of leadframe 250.

    [0027] It should be understood that each of power electrode 224 of power switch 220 and power electrode 232 of power switch 230 can be electrically and mechanically coupled to legless conductive clip 252 by a conductive adhesive (not explicitly shown in Figure 2B). Similarly, power electrode 222 of power switch 220, power electrode 234 and control electrode 236 of power switch 230 can be electrically and mechanically coupled to respective partially etched segments 250d, 250b and 250c of leadframe 250 by a conductive adhesive (not explicitly shown in Figure 2B). Also, non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e of leadframe 250 can be electrically and mechanically coupled to substrate 270 by any suitable conductive adhesive material.

    [0028] As illustrated in Figure 2B, non-etched segment 250a and partially etched segments 250b, 250c, 250d, 250e and 250f are different portions of leadframe 250, where non-etched segment 250a retains the full thickness of leadframe 250, and partially etched segments 250b, 250c, 250d, 250e and 250f are etched, thus having a fraction of the full thickness of leadframe 250 (e.g., a half or a quarter of the thickness of non-etched segment 250a). In one implementation, partially etched segments 250b, 250c, 250d and 250e can be formed by first covering non-etched segment 250a with a mask, removing (e.g., by etching) the portions of leadframe 250 not covered by the mask, resulting partially etched segments 250b, 250c, 250d and 250e having a substantially uniform thickness, then forming masks over partially etched segments 250b, 250c, 250d and 250e and further removing (e.g., by etching through the entire thickness) the portions of leadframe 250 not covered by the masks. As a result, non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e of leadframe 250 are physically separated from one another, where non-etched segment 250a retains the full thickness of leadframe 250, and partially etched segments 250b, 250c, 250d and 250e have a substantially uniform thickness that is a fraction of the full thickness of leadframe 250.

    [0029] In the present implementation, non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e are made of the same material and have a substantially uniform composition. In another implementation, non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e can be made of different materials and have different compositions. In the present implementation, partially etched segments 250b, 250c, 250d and 250e have a substantially uniform thickness. In another implementation, partially etched segments 250b, 250c, 250d and 250e can have different thicknesses.

    [0030] In the present implementation, because partially etched segments 250b, 250c, 250d and 250e of leadframe 250 have a fraction of the full thickness of non-etched segment 250a, semiconductor dies 204 and 206 can be attached to partially etched segments 250b, 250c and 250d, for example, resulting in semiconductor dies 204 and 206 having a substantially coplanar top surface with non-etched segment 250a of leadframe 250. Also, since semiconductor dies 204 and 206 are situated on partially etched segments, as opposed to non-etched segments, of leadframe 250, the overall height of semiconductor dies 204 and 206 in power semiconductor package 200 can be reduced, such that the leg portion employed in conventional conductive clips can be eliminated. In contrast to conventional power semiconductor packages having semiconductor dies attached to non-etched lead segments and conductive clips with leg portions, power semiconductor package 200 utilizes non-etched segment 250a and partially etched segments 250b, 250c and 250d of leadframe 250 to enable semiconductor dies 204 and 206 to couple to each other and to substrate 270 by using legless conductive clip 252. As illustrated in Figure 2B, legless conductive clip 252 has a substantially flat body having a substantially uniform thickness.

    [0031] Among other advantages, the monolithic integration of power switch 220 with driver IC 210 on semiconductor die 204 reduces the form factor of power semiconductor package 200. Also, by utilizing partially etched segments 250b, 250c and 250d to couple power switches 220 and 230 to substrate 270, and by coupling power electrode 224 (e.g., source electrode) of power switch 220 and power electrode 232 (e.g., drain electrode) of power switch 230 to substrate 270 through legless conductive clip 252, power semiconductor package 200 can achieve increased current carrying capability and reduced electrical resistance, form factor, complexity, and cost when compared to conventional packaging techniques using exclusively non-etched leadframes in combination with conductive clips with leg portions. Also, the large surface area provided by legless conductive clip 252 allows for more efficient switched current conduction.

    [0032] Turning to Figure 2C, Figure 2C illustrates a cross-sectional view of an exemplary power semiconductor package, according to one implementation of the present application. In an implementation, Figure 2C illustrates a cross-sectional view of power semiconductor package 200 along line B-B in Figure 2A. With similar numerals representing similar features in Figure 2B, power semiconductor package 200 in Figure 2C includes semiconductor die 204 having power switch 220 and driver IC 210 monolithically formed thereon, semiconductor die 206 having power switch 230, leadframe 250 having non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e, legless conductive clip 252 electrically coupling semiconductor die 204 to semiconductor die 206, and substrate 270.

    [0033] Similar to the power semiconductor package in Figure 2B, semiconductor die 204 includes driver IC 210 and power switch 220. Power switch 220 includes a control transistor having power electrode 224 (e.g., source electrode) situated on a top surface of semiconductor die 204, and power electrode 222 (e.g., drain electrode) situated on a bottom surface of semiconductor die 204. Power switch 220 also includes a control electrode (e.g., gate electrode) (not explicitly shown in Figure 2C), which may be situated on either the top or bottom surface of semiconductor die 204. Driver IC 210 is coupled to partially etched segment 250e of leadframe 250 through bond wire 254. Driver IC 210 is configured to provide drive signals to the gates of power switches 220 and 230. Similar to the power semiconductor package in Figure 2B, the monolithic integration of power switch 220 with driver IC 210 on semiconductor die 204 can advantageously reduce the form factor of power semiconductor package 200.

    [0034] As illustrated in Figure 2C, semiconductor die 206 includes power switch 230. Power switch 230 includes a sync transistor having power electrode 232 (e.g., source electrode) situated on a top surface of semiconductor die 206, and a power electrode (e.g., drain electrode) and a control electrode (e.g., gate electrode) situated on a bottom surface of semiconductor die 206 (not explicitly shown in Figure 2A). In the present implementation, power electrode 224 (e.g., source electrode) of power switch 220 is electrically coupled to power electrode 232 (e.g., drain electrode) of power switch 230 through legless conductive clip 252, which corresponds to switched node 140 in Figure 1. Legless conductive clip 252 is in turn electrically coupled to substrate 270 through non-etched segment 250a of leadframe 250.

    [0035] As illustrated in Figure 2C, non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e are different portions of leadframe 250, where non-etched segment 250a retains the full thickness of leadframe 250, and partially etched segments 250b, 250c, 250d and 250e are etched, thus having a fraction of the full thickness of leadframe 250 (e.g., a half or a quarter of the thickness of non-etched segment 250a). Non-etched segment 250a and partially etched segments 250b, 250c, 250d and 250e of leadframe 250 are physically separated from one another, and have a substantially uniform thickness.

    [0036] Similar to the power semiconductor package in Figure 2B, the combination of non-etched segment 250a and partially etched segments 250b, 250c and 250d enables semiconductor dies 204 and 206 to couple to each other and to substrate 270 by using legless conductive clip 252. Also, the overall height of power semiconductor package 200 is reduced due to the utilization of non-etched segment 250a, partially etched segments 250b, 250c and 250d of leadframe 250 and legless conductive clip 252, which in turn reduces the form factor of power semiconductor package 200.

    [0037] As illustrated in Figure 2C, semiconductor die 204 and semiconductor die 206 have different thicknesses. In the present implementation, semiconductor die 206 having power switch 230 is significantly thinner than semiconductor die 204 having driver IC 210 and power switch 220. In the present implementation, semiconductor die 204 in Figure 2C has a thickness comparable to that of semiconductor die 204 in Figure 2B, while semiconductor die 206 in Figure 2C is significantly thinner than semiconductor die 206 in Figure 2B. As can be seen in Figure 2C, non-etched segment 250a of leadframe 250 and semiconductor die 206 have a substantially coplanar top surface. Because the thickness of semiconductor die 206 is thinner than that of semiconductor die 206 in Figure 2B, and because non-etched segment 250a of leadframe 250 and semiconductor die 206 have a substantially coplanar top surface, non-etched segment 250a of leadframe 250 in Figure 2C has a reduced thickness that is smaller than the thickness of non-etched segment 250a in Figure 2B. Thus, the overall height of power semiconductor package 200 is further reduced in Figure 2C as compared to the power semiconductor package in Figure 2B.

    [0038] In the present implementation, legless conductive clip 252 has non-etched portion 252a and partially etched portion 252b. Partially etched portion 252b of legless conductive clip 252 is configured to provide clearance for semiconductor die 204, such that power electrode 224 (e.g., source electrode) of power switch 220 can be electrically and mechanically coupled to partially etched portion 252b of legless conductive clip 252. As compared to the power semiconductor package in Figure 2B, the reduction in thickness of semiconductor die 206 with legless conductive clip 252 having partially etched portion 252b can reduce the overall height of power semiconductor package 200 in Figure 2C, since partially etched portion 252b of legless conductive clip 252 above semiconductor die 204 has a reduced thickness as compared to the portion of legless conductive clip 252 above semiconductor die 204 in Figure 2B. In addition, by employing legless conductive clip 252 having partially etched portion 252b and semiconductor dies 204 and 206 configured for attachment to partially etched segments 250b, 250c and 250d of leadframe 250, the thickness of legless conductive clip 252 can be adjusted to improve the current carrying capability to suit the needs of a particular implementation without significantly affecting the overall height of power semiconductor package 200. Also, the large surface area provided by legless conductive clip 252 allows for more efficient switched current conduction.

    [0039] Turning to Figure 3, Figure 3 illustrates a top plan view of an exemplary power semiconductor package, according to one implementation of the present application. As illustrated in Figure 3, power semiconductor package 300 includes semiconductor die 304 having power switch 320 and driver IC 310 monolithically formed thereon, semiconductor die 306 having power switch 330, leadframe 350 having non-etched segment 350a and partially etched segments (e.g., partially etched segments 350e and 350f), legless conductive clip 352, and substrate 370.

    [0040] In the present implementation, driver IC 310 and power switch 320 on semiconductor die 304, and power switch 330 on semiconductor die 306 may correspond to driver IC 110 and power switch 120 on semiconductor die 104, and power switch 130 on semiconductor die 106, respectively, in power converter circuit 100 of Figure 1, and are connected as such. In the present implementation, semiconductor die 304 having power switch 320 and driver IC 310, semiconductor die 306 having power switch 330, non-etched segment 350a and partially etched segments 350e and 350f of leadframe 350, legless conductive clip 352, and substrate 370 may correspond to semiconductor die 204 having power switch 220 and driver IC 210, semiconductor die 206 having power switch 230, non-etched segment 250a and partially etched segments 250e and 250f of leadframe 250, legless conductive clip 252, and substrate 270 in Figure 2A, respectively.

    [0041] In contrast to power semiconductor package 200 in Figure 2A where one or more bond wires 256 are utilized, as illustrated in Figure 3, conductive clip 358 is configured to electrically couple a power electrode (e.g., drain electrode) of power switch 320 at the bottom of semiconductor die 304 to an input voltage (e.g., positive output terminal 164, VOUT(+) in Figure 1) through one or more through-substrate vias (not explicitly shown in Figure 3) in semiconductor die 304. In the present implementation, conductive clip 358 is a legless conductive clip. In another implementation, conductive clip 358 may include a leg portion.

    [0042] As illustrated in Figure 3, since semiconductor dies 304 and 306 are situated on partially etched segments, as opposed to non-etched segments, of leadframe 350, the overall height of semiconductor dies 304 and 306 in power semiconductor package 300 can be reduced, such that the leg portion employed in conventional conductive clips can be eliminated. In the present implementation, legless conductive clip 352 has a substantially flat body with no leg portion. In contrast to conventional power semiconductor packages having semiconductor dies attached to non-etched lead segments and conductive clips with leg portions, implementations of the present application utilize at least one non-etched segment (e.g., non-etched segment 350a) and partially etched segments (e.g., similar to partially etched segments 250b, 250c and 250d in Figures 2B and 2C) of a leadframe to enable semiconductor dies (e.g., semiconductor dies 304 and 306) to couple to each other and to a substrate (e.g., substrate 370) using a legless conductive clip (e.g., legless conductive clip 352). As a result, the overall height of power semiconductor package 300 can be reduced, which can in turn reduce the form factor of power semiconductor package 300. Also, by employing legless conductive clip 352 and semiconductor dies 304 and 306 configured for attachment to partially etched segments, the thickness of legless conductive clip 352 can be adjusted to improve the current carrying capability to suit the needs of a particular implementation without significantly affecting the overall height of power semiconductor package 300. Thus, among other advantages, power semiconductor package 300 can achieve increased current carrying capability and reduced electrical resistance, form factor, complexity, and cost when compared to conventional packaging techniques using exclusively non-etched leadframes in combination with conductive clips with leg portions. Also, the large surface area provided by legless conductive clip 352 allows for more efficient switched current conduction. Additionally, the large surface area provided by conductive clip 358 allows for more efficient input current conduction.


    Claims

    1. A power semiconductor package (200) comprising:

    a leadframe having first and second partially etched segments (250d, 250c) and at least one non-etched segment (250a), whereby the partially etched segments (250d, 250c) have a fraction of the full thickness of the at least one non-etched segment (250a);

    a first semiconductor die (204) having a first power transistor and a driver integrated circuit (IC) monolithically formed thereon; and

    a second semiconductor die (206) having a second power transistor;

    wherein said first semiconductor die (204) is configured for attachment to said first partially etched segment (250d) and said second semiconductor die (206) is configured for attachment to said second partially etched segment (250c) that is a different segment than said first partially etched segment (250d);

    wherein said first and second partially etched segments (250d, 250c) and said at least one non-etched segment (250a) enable said first semiconductor die (204) to be coupled to said second semiconductor die (206) by a legless conductive clip (252),

    wherein a power electrode of said first power transistor is coupled to a power electrode of said second power transistor by said legless conductive clip(252).


     
    2. The power semiconductor package of claim 1, wherein said first power transistor is a control transistor, and said second power transistor is a sync transistor in a buck convertor.
     
    3. The power semiconductor package of claim 1, wherein at least one of said first power transistor and said second power transistor includes silicon.
     
    4. The power semiconductor package of claim 1, wherein at least one of said first power transistor and said second power transistor includes gallium nitride (GaN).
     
    5. The power semiconductor package of claim 1, wherein at least one of said first power transistor and said second power transistor is selected from the group consisting of a field-effect transistor (FET), an insulated gate bipolar transistor (IGBT) and a high electron mobility transistor (HEMT).
     
    6. The power semiconductor package of claim 1, wherein said legless conductive clip (252) includes copper.
     
    7. The power semiconductor package of claim 1, wherein said legless conductive clip (252) has a partially etched portion.
     
    8. The power semiconductor package of claim 1, wherein said legless conductive clip (252) electrically couples said first semiconductor die (204) and said second semiconductor die (206) to said at least one non-etched segment (250a) of said leadframe.
     


    Ansprüche

    1. Leistungshalbleiter-Package (200), umfassend:

    einen Leadframe mit ersten und zweiten teilweise geätzten Segmenten (250d, 250c) und mindestens einem nicht-geätzten Segment (250a), wobei die teilweise geätzten Segmente (250d, 250c) einen Bruchteil der vollen Dicke des mindestens einen nicht-geätzten Segments (250a) aufweisen;

    einen ersten Halbleiterchip (204) mit einem ersten Leistungstransistor und einer darauf monolithisch gebildeten integrierten Treiberschaltung (Treiber-IC); und

    einen zweiten Halbleiterchip (206) mit einem zweiten Leistungstransistor;

    wobei der erste Halbleiterchip (204) zur Befestigung an dem ersten teilweise geätzten Segment (250d) ausgelegt ist, und der zweite Halbleiterchip (206) zur Befestigung an dem zweiten teilweise geätzten Segment (250c) ausgelegt ist, das ein anderes Segment als das erste teilweise geätzte Segment (250d) ist;

    wobei das erste und das zweite teilweise geätzte Segment (250d, 250c) und das mindestens eine nicht-geätzte Segment (250a) ermöglichen, dass der erste Halbleiterchip (204) mittels eines beinlosen leitenden Clips (252) an den zweiten Halbleiterchip (206) gekoppelt wird;

    wobei eine Leistungselektrode des ersten Leistungstransistors mittels des beinlosen leitenden Clips (252) an eine Leistungselektrode des zweiten Leistungstransistors gekoppelt ist.


     
    2. Leistungshalbleiter-Package nach Anspruch 1, wobei der erste Leistungstransistor ein Steuertransistor ist, und der zweite Leistungstransistor ein Synchronisationstransistor in einem Abwärtswandler ist.
     
    3. Leistungshalbleiter-Package nach Anspruch 1, wobei mindestens einer von dem ersten Leistungstransistor und dem zweiten Leistungstransistor Silicium einschließt.
     
    4. Leistungshalbleiter-Package nach Anspruch 1, wobei mindestens einer von dem ersten Leistungstransistor und dem zweiten Leistungstransistor Galliumnitrid (GaN) einschließt.
     
    5. Leistungshalbleiter-Package nach Anspruch 1, wobei mindestens einer von dem ersten Leistungstransistor und dem zweiten Leistungstransistor ausgewählt ist aus der Gruppe bestehend aus einem Feldeffekttransistor (FET), einem Bipolartransistor mit isolierter Gate-Elektrode (IGBT) und einem Transistor mit hoher Elektronenbeweglichkeit (HEMT).
     
    6. Leistungshalbleiter-Package nach Anspruch 1, wobei der beinlose leitende Clip (252) Kupfer einschließt.
     
    7. Leistungshalbleiter-Package nach Anspruch 1, wobei der beinlose leitende Clip (252) einen teilweise geätzten Anteil aufweist.
     
    8. Leistungshalbleiter-Package nach Anspruch 1, wobei der beinlose leitende Clip (252) den ersten Halbleiterchip (204) und den zweiten Halbleiterchip (206) elektrisch an das mindestens eine nicht-geätzte Segment (250a) des Leadframes koppelt.
     


    Revendications

    1. Boîtier (200) de semi-conducteur de puissance, comprenant :

    une grille de connexion, ayant des premier et deuxième segments (250d, 250c) attaqués chimiquement partiellement et au moins un segment (250a) non attaqué chimiquement, les segments (250d, 250c) attaqués chimiquement partiellement ayant une fraction de l'épaisseur total du au moins un segment (250a) non attaqué chimiquement ;

    une première puce (204) à semi-conducteur, ayant un premier transistor de puissance et un circuit (IC) intégré d'attaque, qui y est formé monolithiquement ; et

    une deuxième puce (206) à semi-conducteur, ayant un deuxième transistor de puissance ;

    la première puce (204) à semi-conducteur étant configurée pour être fixée au premier segment (250d) attaqué chimiquement partiellement

    et la deuxième puce (206) à semi-conducteur étant configurée pour être fixée au deuxième segment (250c) attaqué chimiquement partiellement, qui est un segment différent du premier segment (250d) attaqué chimiquement partiellement ;

    le premier et le deuxième segments (250d, 250c) attaqués chimiquement partiellement et le au moins un segment (250a) non attaqué chimiquement permettant de connecter la première puce (204) à semi-conducteur à la deuxième puce (206) à semi-conducteur par une attache (252) conductrice sans patte,

    une électrode de puissance du premier transistor de puissance étant connectée à une électrode de puissance du deuxième transistor de puissance par l'attache (252) conductrice sans patte.


     
    2. Boîtier de semi-conducteur de puissance suivant la revendication 1, dans lequel le premier transistor de puissance est un transistor de commande et le deuxième transistor de puissance est un transistor de synchronisation d'un convertisseur survolteur.
     
    3. Boîtier de semi-conducteur de puissance suivant la revendication 1, dans lequel au moins l'un du premier transistor de puissance et du deuxième transistor de puissance comprend du silicium.
     
    4. Boîtier de semi-conducteur de puissance suivant la revendication 1, dans lequel au moins l'un du premier transistor de puissance et du deuxième transistor de puissance comprend du nitrure de gallium (GaN).
     
    5. Boîtier de semi-conducteur de puissance suivant la revendication, dans lequel au moins l'un du premier transistor de puissance et du deuxième transistor de puissance est choisi dans le groupe consistant en un transistor à effet de champ (FET), un transistor bipolaire à grille isolée (IGBT) et un transistor à grande mobilité des électrons (HEMT).
     
    6. Boîtier de semi-conducteur de puissance suivant la revendication 1, dans lequel l'attache (252) conductrice sans patte comprend du cuivre.
     
    7. Boîtier de semi-conducteur de puissance suivant la revendication 1, dans lequel l'attache (252) conductrice sans patte a une partie attaquée chimiquement partiellement.
     
    8. Boîtier de semi-conducteur de puissance suivant la revendication 1, dans lequel l'attache (252) conductrice sans patte connecte électriquement la première puce (204) à semi-conducteur et la deuxième puce (206) à semi-conducteur au au moins un segment (250a) non attaqué chimiquement de la grille de connexion.
     




    Drawing




















    Cited references

    REFERENCES CITED IN THE DESCRIPTION



    This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

    Patent documents cited in the description