(19)
(11)EP 3 650 929 A1

(12)EUROPEAN PATENT APPLICATION
published in accordance with Art. 153(4) EPC

(43)Date of publication:
13.05.2020 Bulletin 2020/20

(21)Application number: 18803309.6

(22)Date of filing:  01.03.2018
(51)International Patent Classification (IPC): 
G02F 1/1345(2006.01)
G09F 9/00(2006.01)
G09G 3/20(2006.01)
(86)International application number:
PCT/CN2018/077736
(87)International publication number:
WO 2019/007087 (10.01.2019 Gazette  2019/02)
(84)Designated Contracting States:
AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR
Designated Extension States:
BA ME
Designated Validation States:
KH MA MD TN

(30)Priority: 03.07.2017 CN 201720796035 U

(71)Applicants:
  • BOE Technology Group Co., Ltd.
    Beijing 100015 (CN)
  • Chongqing Boe Optoelectronics Technology Co., Ltd.
    Chongqing 400714 (CN)

(72)Inventors:
  • WANG, Zhihui
    Beijing 100176 (CN)
  • CHEN, Shuai
    Beijing 100176 (CN)

(74)Representative: Fritzsche, Thomas 
Fritzsche Patent Naupliastraße 110
81545 München
81545 München (DE)

  


(54)ARRAY SUBSTRATE AND DISPLAY APPARATUS


(57) The present disclosure provides an array substrate comprising: at least two groups of gate lines, each group of gate lines including at least one gate line; and at least two gate driving circuits each corresponding to a group of gate lines, wherein each gate driving circuit includes an input terminal and at least one output terminal, the at least one output terminal of each gate driving circuits is connected to at least one gate line in a respective group in one-to-one correspondence through a signal output line, and input terminals of the at least two gate driving circuits are connected to the same driving chip; wherein for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a resistance smaller than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.




Description

RELATED APPLICATION



[0001] The present PCT application claims the benefit of Chinese Patent Application No. 201720796035.X, filed on July 3, 2017, the entire disclosure of which is incorporated herein by reference.

FIELD



[0002] The present disclosure relates to the field of display technologies, and specifically to an array substrate and a display device.

BACKGROUND



[0003] In a display device, a gate driving circuit is used for providing a scan signal to multiple rows of gate lines connected thereto row by row, thereby enabling display. Due to the limited driving capability of the gate driving circuit, a plurality of gate driving circuits are usually disposed, and each gate driving circuit is connected to a group of gate lines. The gate driving circuit receives a turn-on signal provided by a driving chip through a signal input line, and further outputs the turn-on signal to the gate line. However, since different gate driving circuits are at different distances from the driving circuit and the signal input line has a large resistance, turn-on signals received by input terminals of different gate driving circuits have different voltages, so that turn-on signals outputted by different gate driving circuits have different voltages, resulting in a phenomenon that different regions are different in display quality (split-screen phenomenon).

SUMMARY



[0004] The present disclosure provides an array substrate comprising: at least two groups of gate lines, each group of gate lines including at least one gate line; and at least two gate driving circuits each corresponding to one group of gate lines, wherein each gate driving circuit includes an input terminal and at least one output terminal, the at least one output terminal of each gate driving circuit is connected to at least one gate line in a respective group in one-to-one correspondence through a signal output line, and input terminals of the at least two gate driving circuits are connected to a same driving chip; wherein for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a resistance smaller than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.

[0005] Optionally, all signal output lines are identical in length and resistivity, and for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a sectional area larger than that of any signal output line to which a gate driving circuit closer to the driving chip is connected; wherein a section of the signal output line is a section perpendicular to a lengthwise direction of the signal output line.

[0006] Optionally, all the signal output lines have a same thickness, and for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a width larger than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.

[0007] Optionally, all the signal output lines are identical in length and sectional area, and for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a resistivity smaller than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.

[0008] Optionally, all the signal output lines are identical in resistivity and sectional area, and for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip has a length smaller than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.

[0009] Optionally, a plurality of signal output lines to which a same gate driving circuit is connected have a same resistance.

[0010] Optionally, the at least two groups of gate lines are located in a display area of the array substrate, and all the gate driving circuits are arranged in a column and disposed on a same side of the display area; or, all the gate driving circuits are arranged in two columns, each column including at least two gate driving circuits, and two columns of gate driving circuits are disposed on two opposite sides of the display area respectively.

[0011] Optionally, the array substrate further comprises at least one signal input line for connecting the driving chip to input terminals of all the gate driving circuits.

[0012] Optionally, the number of the signal input lines is the same as the number of columns of the gate driving circuits, and each column of gate driving circuits corresponds to one signal input line; wherein input terminals of the gate driving circuits in a same column are connected to different positions on a respective signal input line, respectively.

[0013] Optionally, for any two gate driving circuits in the same column, a resistance R1 between connection positions on the signal input line connected to the two gate driving circuits, a resistance R2 of any signal output line to which a gate driving circuit closer to the driving chip is connected, and a resistance R3 of any signal output line to which a gate driving circuit farther from the driving chip is connected satisfy: R2=R1+R3.

[0014] Accordingly, the present disclosure further provides a display device comprising any of the array substrates described above and a driving circuit board disposed on one side of the array substrate, wherein the driving circuit board is provided with a driving chip, and an input terminal of each gate driving circuit is connected to an output terminal of the driving chip.

[0015] Optionally, the output terminal of the driving chip is a high level output terminal.

BRIEF DESCRIPTION OF THE DRAWINGS



[0016] The drawings are provided below to provide a further understanding of the present disclosure and constitute a part of the specification, but are not intended to limit the present disclosure. In the drawings:

Fig. 1 is a schematic diagram illustrating an array substrate and a driving circuit board provided by the present disclosure;

Fig. 2 is an enlarged schematic view of an area I of Fig. 1.


DETAILED DESCRIPTION



[0017] Reference numerals are listed as: 10 - gate line; 21, 22 - gate driving circuit; 30 - signal output line; 40 - signal input line; 50 - driving circuit board; 51 - driving chip.

[0018] Specific embodiments of the present disclosure will be described in detail below with reference to the accompanying drawings. It is to be understood that the specific embodiments described herein are only used for illustrating and explaining the present disclosure, rather than limiting it.

[0019] According to an an embodiment of the present disclosure, there is provided an array substrate, as shown in Fig. 1. The array substrate comprises at least two groups of gate lines 10 and at least two gate driving circuits (such as 21 and 22 in Fig. 1), wherein the array substrate comprises a display area and a non-display area located around the display area. The gate lines 10 are disposed in the display area of the array substrate, and the gate driving circuits are disposed in the non-display area. Each group of gate lines 10 includes at least one gate line 10 (a plurality of gate lines are shown in Fig. 1), and each gate driving circuit 21, 22 corresponds to one group of gate lines 10. Each gate driving circuit 21, 22 includes an input terminal and at least one output terminal (a plurality of output terminals are shown in Fig. 1). As shown in Fig. 1, the plurality of output terminals of the two gate driving circuits 21, 22 are connected to a plurality of gate lines in a respective group in one-to-one correspondence through signal output lines 30. The input terminals of the gate driving circuits are used to be connected to the same driving chip 51. For any two gate driving circuits different in distance from the driving chip 51, for example, the gate driving circuits 21 and 22 in Fig. 1, any signal output line 30 to which the gate driving circuit 22 farther from the driving chip 51 is connected has a smaller resistance than that of any signal output line 30 to which the gate driving circuit 21 closer to the driving chip 51 is connected.

[0020] Each gate driving circuit 21, 22 may include a plurality of cascaded shift register units, each of which is connected to a gate line such that the gate driving circuit 21, 22 outputs a turn-on signal sequentially. The input terminal of the gate driving circuit 21, 22 receives a turn-on signal provided by the driving chip 51 through a wire, so that each shift register unit outputs the turn-on signal to a respective gate line 10 at its output phase.

[0021] As the distance to the driving chip 51 increases, the wire between the input terminal of the gate driving circuit 21, 22 and the driving chip 51 becomes longer, and the resistance of the wire becomes larger, so that attenuation of the signal received by the gate driving circuit 21, 22 increases, and attenuation of the signal outputted by the output terminal of the gate driving circuit 21, 22 thus increases. In the present disclosure, attenuation of the signal received by the input terminal of the gate driving circuit 21, 22 increases as the distance to the driving chip 51 increases, but the resistance of the signal output line 30 between the output terminal of the gate driving circuit 21, 22 and the gate line 10 decreases, so that attenuation of the signal on the signal output line 30 decreases, which in turn reduces the differences between signals received by different groups of gate lines, improving the split-screen phenomenon.

[0022] Embodiments of the present disclosure will be specifically described below with reference to Fig. 1. The array substrate in Fig. 1 comprises two gate driving circuits 21 and 22. The array substrate further comprises a signal input line 40 for connecting the driving chip 51 to the input terminal of the gate driving circuit. Each gate driving circuit 21, 22 may be connected to the driving chip through a separate signal input line, or a plurality of gate driving circuits 21 and 22 may be connected to the driving chip by sharing the same signal input line.

[0023] Optionally, a plurality of signal output lines 30 to which the same gate driving circuit 21, 22 is connected have the same resistance to ensure that the same group of gate lines 10 receive the same signal.

[0024] As an example, all of the signal output lines 30 have the same length, and also have the same resistivity. In this case, the plurality of signal output lines 30 to which the same gate driving circuit 21, 22 is connected have the same sectional area in a direction perpendicular to the lengthwise direction. For any two gate driving circuits 21 and 22 different in distance from the driving chip 51, any signal output line 30 to which the gate driving circuit 22 farther from the driving chip 51 is connected has a larger sectional area than that of any signal output line 30 to which the gate driving circuit 21 closer to the driving chip 51 is connected, so that the signal output line 30 to which the gate driving circuit 22 farther from the driving chip 51 is connected has a smaller resistance. The section of the signal output line 30 is a section perpendicular to the lengthwise direction of the signal output line 30.

[0025] As another example, all of the signal output lines 30 may have the same thickness. In this case, for any two gate driving circuits 21 and 22 different in distance from the driving chip 51, any signal output line 30 to which the gate driving circuit 22 farther from the driving chip 51 is connected has a larger width than that of any signal output line 30 to which the gate driving circuit 21 closer to the driving chip 51 is connected. As shown in Fig. 2 which is an enlarged schematic view of an area I in Fig. 1, a width d1 of any signal output line 30 to which the gate driving circuit 22 farther from the driving chip 51 is connected is larger than a width d2 of any signal output line 30 to which the gate driving circuit 21 closer to the driving chip 51 is connected.

[0026] It is to be noted that, in embodiments of the present disclosure, the lengths and the resistivities of the signal output lines 30 are set to be identical, and the resistances thereof are different by setting the sectional areas of the signal output lines 30 to which different gate driving circuits are connected. Of course, it is also possible to set the lengths and the sectional areas of all the signal output lines 30 to be identical, and make the resistances of the signal output lines to which different gate driving circuits are connected different by controlling the resistivities thereof; or set the resistivities and the sectional areas of all the signal output lines 30 to be identical, and make the resistances of the signal output lines to which different gate driving circuits are connected different by controlling the lengths thereof.

[0027] As shown in Fig. 1, all the gate driving circuits 21 and 22 are arranged in a column and disposed on the same side of the display area. Alternatively, all the gate driving circuits are arranged in two columns, each column including at least two gate driving circuits, and the two columns of gate driving circuits are disposed on two opposite sides of the display area respectively. When the gate driving circuits are arranged in two columns, each group of gate lines may be connected to the left and right gate driving circuits simultaneously for bilateral driving so as to decrease attenuation of signals on the gate lines 10, thereby reducing the differences between signals received by different pixel units.

[0028] In embodiments, the number of signal input lines 40 may be the same as the number of columns of gate driving circuits, wherein each column of gate driving circuits corresponds to one signal input line, and the input terminals of the gate driving circuits in the same column are connected to different positions on a respective signal input line 40. As shown in Fig. 1, the gate driving circuits 21 and 22 are arranged in a row, and the number of signal input line 40 is one, wherein the two gate driving circuits 21 and 22 are connected to points M and N on the signal input line 40 respectively. This can prevent excessive signal input lines 40 from occupying space, thereby reducing the width of the bezel.

[0029] Alternatively, for any two gate driving circuits 21 and 22 in the same column, a resistance R1 between the connection positions on the signal input line 40 connected to the two gate driving circuits 21 and 22 respectively, a resistance R2 of any signal output line 30 to which the gate driving circuit 21 closer to the driving chip 51 is connected, and a resistance R3 of any signal output line 30 to which the gate driving circuit 22 farther from the driving chip 51 is connected satisfy: R2=R1+R3. For the arrangement of Fig. 1, R1 is a resistance of the signal input line 40 between point M and point N, R2 is a resistance of the signal output line 30 between point A and point B, and R3 is a resistance of the signal output line 30 between point C and point D. Such an arrangement causes the resistances of the signal lines between the driving chip 51 and different groups of gate lines 10 to be the same, so that signals received by different groups of gate lines 10 have equal voltages, which in turn enables different regions of the display panel to display images of the same quality.

[0030] Another embodiment of the present disclosure provides a display device including the array substrate described above and a driving circuit board 50 disposed on one side of the array substrate. As shown in Fig. 1, the driving circuit board 50 is provided with a driving chip 51, and an input terminal of each gate driving circuit 21, 22 is connected to an output terminal of the driving chip 51. The output terminal of the driving chip 51 is for outputting a turn-on signal that turns on a thin film transistor in a pixel unit of the array substrate. As an example, the thin film transistor may be an N-type transistor, and accordingly, the output terminal of the driving chip 51 is a high level output terminal. It is to be noted that the high level is in contrast to a low level and is usually a level greater than or equal to 5V, but the numerical value thereof is not specifically limited.

[0031] The display device may be any product or component having a display function, such as an electronic paper, an OLED panel, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator, and the like.

[0032] Since the differences between signals received by different groups of gate lines can be reduced by adjusting the resistances of the signal output lines in the array substrate, the split-screen phenomenon of the display device including the array substrate is reduced, and the display effect is enhanced.

[0033] It can be understood that the above embodiments are exemplary embodiments used only for illustrating the principle of the present disclosure, and that the present disclosure is not so limited. Various variations and improvements may be made by those ordinarily skilled in the art without departing from the spirit and essence of the present disclosure. These variations and improvements are regarded as falling within the scope of the present disclosure.


Claims

1. An array substrate comprising:

at least two groups of gate lines, each group of gate lines including at least one gate line; and

at least two gate driving circuits each corresponding to one group of gate lines, wherein each gate driving circuit includes an input terminal and at least one output terminal, the at least one output terminal of each gate driving circuit is connected to at least one gate line in a respective group in one-to-one correspondence through a signal output line, and input terminals of the at least two gate driving circuits are connected to a same driving chip;

wherein for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a resistance smaller than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.


 
2. The array substrate according to claim 1, wherein all signal output lines are identical in length and resistivity, and
for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a sectional area larger than that of any signal output line to which a gate driving circuit closer to the driving chip is connected; wherein a section of the signal output line is a section perpendicular to a lengthwise direction of the signal output line.
 
3. The array substrate according to claim 2, wherein all the signal output lines have a same thickness, and
for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a width larger than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.
 
4. The array substrate according to claim 1, wherein all the signal output lines are identical in length and sectional area, and
for any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip is connected has a resistivity smaller than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.
 
5. The array substrate according to claim 1, wherein all the signal output lines are identical in resistivity and sectional area, and
or any two gate driving circuits different in distance from the driving chip, any signal output line to which a gate driving circuit farther from the driving chip has a length smaller than that of any signal output line to which a gate driving circuit closer to the driving chip is connected.
 
6. The array substrate according to claim 1, wherein a plurality of signal output lines to which a same gate driving circuit is connected have a same resistance.
 
7. The array substrate according to any one of claims 1 to 6, wherein the at least two groups of gate lines are located in a display area of the array substrate, and
all the gate driving circuits are arranged in a column and disposed on a same side of the display area.
 
8. The array substrate according to any one of claims 1 to 6, wherein the at least two groups of gate lines are located in a display area of the array substrate, and
all the gate driving circuits are arranged in two columns, each column including at least two gate driving circuits, and the two columns of gate driving circuits are disposed on two opposite sides of the display area respectively.
 
9. The array substrate according to claim 7 or 8, wherein the array substrate further comprises at least one signal input line for connecting the driving chip to input terminals of all the gate driving circuits.
 
10. The array substrate according to claim 8, wherein the number of the signal input lines is the same as the number of columns of the gate driving circuits, and each column of gate driving circuits corresponds to one signal input line; and
wherein input terminals of the gate driving circuits in a same column are connected to different positions on a respective signal input line, respectively.
 
11. The array substrate according to claim 10, wherein for any two gate driving circuits in the same column, a resistance R1 between connection positions on the signal input line connected to the two gate driving circuits, a resistance R2 of any signal output line to which a gate driving circuit closer to the driving chip is connected, and a resistance R3 of any signal output line to which a gate driving circuit farther from the driving chip is connected satisfy: R2=R1+R3.
 
12. A display device comprising:

the array substrate according to any one of claims 1 to 11; and

a driving circuit board disposed on one side of the array substrate, wherein the driving circuit board is provided with a driving chip, and an input terminal of each gate driving circuit is connected to an output terminal of the driving chip.


 
13. The display device according to claim 12, wherein the output terminal of the driving chip is a high level output terminal.
 




Drawing







Search report










Cited references

REFERENCES CITED IN THE DESCRIPTION



This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

Patent documents cited in the description