(19)
(11)EP 3 678 179 B1

(12)EUROPEAN PATENT SPECIFICATION

(45)Mention of the grant of the patent:
06.09.2023 Bulletin 2023/36

(21)Application number: 18852376.5

(22)Date of filing:  23.05.2018
(51)International Patent Classification (IPC): 
G02F 1/1335(2006.01)
H01L 27/12(2006.01)
G02F 1/1333(2006.01)
(52)Cooperative Patent Classification (CPC):
G02F 1/133555; G02F 1/133371; G02F 2202/36; G02F 1/133553
(86)International application number:
PCT/CN2018/088012
(87)International publication number:
WO 2019/041898 (07.03.2019 Gazette  2019/10)

(54)

ARRAY SUBSTRATE AND MANUFACTURING METHOD THEREOF, AND DISPLAY DEVICE

ARRAYSUBSTRAT UND HERSTELLUNGSVERFAHREN DAFÜR SOWIE ANZEIGEVORRICHTUNG

SUBSTRAT DE MATRICE ET SON PROCÉDÉ DE FABRICATION, ET DISPOSITIF D'AFFICHAGE


(84)Designated Contracting States:
AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

(30)Priority: 31.08.2017 CN 201710774031

(43)Date of publication of application:
08.07.2020 Bulletin 2020/28

(73)Proprietors:
  • BOE Technology Group Co., Ltd.
    Beijing 100015 (CN)
  • Hefei Xinsheng Optoelectronics Technology Co., Ltd
    Hefei, Anhui 230012 (CN)

(72)Inventors:
  • CAO, Binbin
    Beijing 100176 (CN)
  • AI, Li
    Beijing 100176 (CN)
  • ZHANG, Hui
    Beijing 100176 (CN)

(74)Representative: Klunker IP Patentanwälte PartG mbB 
Destouchesstraße 68
80796 München
80796 München (DE)


(56)References cited: : 
CN-A- 101 393 346
CN-A- 105 097 837
JP-A- 2013 015 353
US-A1- 2005 030 451
CN-A- 103 226 270
CN-U- 205 787 482
US-A1- 2004 075 791
US-A1- 2011 285 945
  
      
    Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).


    Description

    TECHNICAL FIELD



    [0001] The present invention relates to an array substrate a manufacturing method thereof, and a display device.

    BACKGROUND



    [0002] A light source of a liquid crystal display (LCD) is mainly a backlight, and the backlight has a greatly decreased utilization ratio because the backlight has to pass through a base substrate, a color filter, etc., which even causes that a display image on a screen cannot be seen clearly at outdoors with a strong light. In order to achieve a better display performance both at indoors and at outdoors with a strong light, a transflective display screen has been developed in the industry.

    [0003] CN 105 097 837 A discloses an array substrate and a manufacturing method thereof and a display device. The manufacturing method includes: forming a gate, a gate insulation layer, an active layer, a source, a drain and a passivation layer on a base substrate; and forming a reflecting layer on the base substrate, the surface of the reflecting layer facing away from the base substrate has an uneven shape.

    [0004] US 2005/0030451 A1 discloses a pixel for a fringe field switching reflective and transflective LCD. An ultra-micro scattering layer with a top surface in a nano-scale roughness resulted from the crystallization or the property of the material within the ultra-micro scattering layer is employed in the pixel. The nano-scale roughness of the top surface on the ultra-micro scattering layer results in larger scattering angle and smooth distribution for the scattering effect so that the reflectivity does not vary significantly with the viewing angle, and an anti-glare effect is obtained.

    [0005] US 2011/0285945 A1 discloses a LCD device and manufacturing method thereof. In the LCD device in which a guest-host liquid crystal layer is provided between a first substrate having a reflective film which is a pixel electrode layer as a first electrode layer and a second substrate having a common electrode layer as a second electrode layer, the reflective film which is a pixel electrode layer is projected into the liquid crystal layer, and a micron-sized first unevenness and a nano-sized second unevenness on the first unevenness are provided.

    [0006] US 2004/0075791 A1 discloses a wide view angle ultra minimal transflective-type vertically aligned LCD. A transflective-type vertically aligned LCD is described. At least one patterned transmitting opening is formed in an ultra minimal reflective layer. The ultra minimal reflective layer serving as a bottom electrode provides perfect reflective results. The ultra minimal reflective layer has a transflective structure serving as a scattering layer and further eliminates the fabrication steps to reduce manufacturing costs. The patterned bottom electrode corresponding to a top patterned transparent electrode divides the display unit into several domains to form a multi-domain structure. By employing a vertically aligned LCD with the multi-domain structure, a wide-viewing angle is provided.

    SUMMARY



    [0007] It is an object of the present invention to provide an array substrate, a manufacturing method thereof and a display device, so as to improve a diffuse reflection effect of a reflection region.

    [0008] The object is achieved by the features of the respective independent claims. Further embodiments are defined in the corresponding dependent claims.

    BRIEF DESCRIPTION OF THE DRAWINGS



    [0009] Hereinafter, the drawings accompanying embodiments of the present disclosure are simply introduced in order to more clearly explain technical solution(s) of the embodiments of the present disclosure. Obviously, the described drawings below are merely related to some of the embodiments of the present disclosure without constituting any limitation thereto.

    FIG. 1 is a schematic structural view of a transflective array substrate;

    FIG. 2 is a top plan view of a pixel region, a reflection region and a transmission region which are in an array substrate provided by an embodiment of the present disclosure;

    FIG. 3 is a schematic cross-sectional view of an array substrate provided by an embodiment of the present disclosure;

    FIG. 4A is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure;

    FIG. 4B is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure;

    FIG. 5 is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure;

    FIG. 6 is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure;

    FIG. 7 is a flowchart of a manufacturing method of an array substrate provided by an embodiment of the present disclosure;

    FIG. 8A-8E are flowcharts of a manufacturing method of an array substrate provided by an embodiment of the present disclosure;

    FIG. 9A-9E are flowcharts of a manufacturing method of an array substrate provided by another embodiment of the present disclosure;

    FIG. 10A-10C are flowcharts of a manufacturing method of an array substrate provided by another embodiment of the present disclosure;

    FIG. 11A-11C are flowcharts of a manufacturing method of an array substrate provided by another embodiment of the present disclosure; and

    FIG 12 is a schematic diagram of a display device provided by an embodiment of the present disclosure.


    DETAILED DESCRIPTION



    [0010] In order to make objects, technical details and advantages of the embodiments of the present disclosure apparent, the technical solutions of the embodiments will be described in a clearly and fully understandable way in connection with the drawings related to the embodiments of the present disclosure. Apparently, the described embodiments are just a part but not all of the embodiments of the present disclosure. Based on the described embodiments herein, those skilled in the art can obtain other embodiment(s), without any inventive work, which should be within the scope of the present disclosure.

    [0011] Unless otherwise defined, all the technical and scientific terms used herein have the same meanings as commonly understood by one of ordinary skill in the art to which the present disclosure belongs. The terms "first," "second," etc., which are used in the present disclosure, are not intended to indicate any sequence, amount or importance, but distinguish various components. The terms "comprise," "comprising," "include," "including," etc., are intended to specify that the elements or the objects stated before these terms encompass the elements or the objects and equivalents thereof listed after these terms, but do not preclude the other elements or objects. The phrases "connect", "connected", etc., are not limited to define a physical connection or mechanical connection, but may include an electrical connection, directly or indirectly. "On," "under," "right," "left" and the like are only used to indicate relative position relationship, and when the position of the object which is described is changed, the relative position relationship may be changed accordingly.

    [0012] FIG. 1 illustrates a schematic structural view of a transflective array substrate. As illustrated in FIG 1, the array substrate includes a pixel region PR, the pixel region PR includes a reflection region RR and a transmission region TR.

    [0013] As illustrated in FIG 1, the array substrate includes a base substrate 101 and a thin film transistor (TFT) disposed thereon. The TFT includes a gate electrode 102, a gate insulation layer 103, a semiconductor active layer 104, and a source-drain electrode layer 105. The source-drain electrode layer 105 includes a drain electrode 1051 and a source electrode 1052. A passivation layer 106 is disposed on the TFT. In the reflection region RR, a resin layer 107 is disposed on the passivation layer 106, the resin layer 107 has an uneven surface 1071 on a side of the resin layer 107 facing away from the base substrate 101, and a reflection electrode 108 is disposed on the resin layer 107. In the transmission region TR, a transmission electrode 118 is disposed on the passivation layer 106. The transmission electrode 118 is electrically connected to the drain electrode 1051 through a through-hole penetrating the passivation layer 106. For example, the transmission electrode 118 can be electrically connected to the reflection electrode 108, without limited thereto. For example, the transmission electrode 118 and the reflection electrode 108 can be insulated from each other and be controlled by different TFTs, respectively.

    [0014] In order to increase a reflectivity and a viewing angle while avoiding a phenomenon of specular reflection, a surface of the reflection electrode (for example, made of a metal Al) is designed to be in an uneven shape, so that an incident light is diffusely reflected. If a reflection electrode with a smooth specular surface is used as the reflection electrode, an observer's own face is reflected. For example, a resin having an uneven surface can be fabricated by a half tone mask to form a reflection electrode with a surface in a corresponding shape. Due to a limitation of exposure accuracy of negative photoresist, a surface of the resin is not arranged to be continuously uneven at various positions, but has a plurality of specular reflection parts; therefore, the diffuse reflection thereof is poor, which affects the viewing angle and a visual effect of the reflection region. For example, the exposure accuracy of the negative photoresist is at micron scale. For example, the negative photoresist can have an exposure accuracy about 5 µm at most.

    [0015] FIG. 2 illustrates a top plan view of a pixel region PR, a reflection region RR and a transmission region TR which are in an array substrate. FIG. 2 is illustrated with reference to the case where one of three primary colors consisting of red, green and blue is disposed in a pixel region PR, by way of example. FIG. 2 illustrates three pixel regions PR. Each pixel region PR includes a reflection region RR and a transmission region TR.

    [0016] FIG. 3 illustrates a schematic cross-sectional view of an array substrate provided by an embodiment of the present disclosure. As illustrated in FIG. 3, at least one embodiment of the present disclosure provides an array substrate, which includes:

    a base substrate 101 including a pixel region PR, the pixel region PR including a reflection region RR;

    a reflection region layered structure 1110 in the reflection region RR, the reflection region layered structure 1110 including a particle layer 112, the particle layer 112 being configured to provide a granular rough surface 1111 on a side of the reflection region layered structure 1110 facing away from the base substrate 101; for example, the particle layer 112 being a portion of the reflection region layered structure 1110 facing away from the base substrate 101; and

    a reflection electrode 108 on the particle layer 112. For example, the reflection electrode 108 is in contact with the particle layer 112.



    [0017] In the array substrate provided by at least one embodiment of the present disclosure, the particle layer is employed to allow the reflection electrode to have an uneven surface with minute protrusions which are distributed continuously, and the uneven surface with minute protrusions is in a continuous irregular shape, which enables the reflection electrode to have a good diffuse reflection effect, thereby decreasing the specular reflection of the reflection region in a large extent, and increasing the viewing angle and the visual effect of the reflection region.

    [0018] As illustrated in FIG. 3, according to the array substrate provided by one or more embodiments of the present disclosure, the reflection region layered structure 1110 includes a base portion 110 and a particle layer 112 which are sequentially disposed on the base substrate 101. The particle layer 112 is in contact with the base portion 110 of the reflection region layered structure 1110. For example, the particle layer 112 can be obtained by roughening a surface of a reflection region film 111 (referring to method embodiments, for example, FIG. 8C, similarly hereinafter).

    [0019] According to the array substrate provided by one or more embodiments of the present disclosure, a material of the base portion 110 includes a conductive material or a semiconductor material. For example, the material of the base portion 110 includes a metal oxide, and a material of the particle layer 112 includes a metal. For example, the metal oxide includes at least one selected from the group consisting of indium tin oxide (ITO) and indium gallium zinc oxide (IGZO), without limited thereto.

    [0020] For example, the particle layer 112 can be obtained by performing a reduction treatment on the reflection region film 111 made of the metal oxide to allow the metal oxide at least at a surface of the reflection region film 111 to be reduced. For example, the material of the base portion 110 can be the remaining reflection region film that is not reduced into particles. For example, the material of the base portion 110 can be the remaining unreduced metal oxide.

    [0021] According to the array substrate provided by one or more embodiments of the present disclosure, the particle layer 112 is at nanometer scale, and a size of a particle in the particle layer 112 is less than or equal to 100 nm. The nano-scale particle layer 112 can decrease a distance between adjacent concave portions or a distance between adjacent convex portions of the rough surface (concave-convex surface, bumpy surface) 1111, and improve the precision of the concave-convex surface, thereby increasing the uneven effect of the reflection electrode to improve the diffuse reflection effect of the reflection electrode. FIG. 3 illustrates a recess 0108 of the reflection electrode, and a concave portion 01111 of the rough surface 1111.

    [0022] For example, the size of the particle in the particle layer 112 ranges from 10 to 100 nm. Metal particles less than 10 nm tend to agglomerate, which is not conducive to form minute particles, and metal particles less than or equal to 100 nm facilitate steps of a process. For example, a size of a metal particle for forming the reflection region film 111 is within the range of the size of the particle in the aforementioned particle layer, so as to facilitate the formation of the particle in the particle layer having the aforementioned particle size. For example, the reflection region film 111 can be formed by a magnetron sputtering method, without limited thereto.

    [0023] As illustrated in FIG. 3, according to the array substrate provided by one or more embodiments of the present disclosure, the pixel region PR further includes a transmission region TR; therefore, a transflective array substrate can be formed. The transmission region TR includes a transmission electrode 118, and the reflection region layered structure 1110 and the transmission electrode 118 are in the same layer. For example, the reflection region film 111 and the transmission electrode 118 can be formed of the same film by the same patterning process. In the embodiment of the present disclosure, the pixel region PR may also be not provided with the transmission region TR. In one embodiment, a reflective array substrate can be formed.

    [0024] As illustrated in FIG 3, according to the array substrate provided by one or more embodiments of the present disclosure, the array substrate further includes a TFT which includes a gate electrode 102, a gate insulation layer 103, a semiconductor active layer 104, and a source-drain electrode layer 105. The source-drain electrode layer 105 includes a drain electrode 1051 and a source electrode 1052. A passivation layer 106 is disposed on the TFT. In the reflection region RR, a resin layer 107 is disposed on the passivation layer 106. For example, an upper surface of the resin layer 107 is a planar surface.

    [0025] FIG. 4A is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure. As illustrated in FIG. 4A, according to the array substrate provided by one or more embodiments of the present disclosure, an upper surface of the resin layer 107 is an uneven surface 1071. Under a combined effect of the resin layer 107 having the uneven surface 1071 and the particle layer 112, the diffuse reflection effect of the reflection electrode can be further improved.

    [0026] FIG. 4B is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure. As illustrated in FIG. 4B, compared with the array substrate illustrated in FIG. 3, in the array substrate illustrated in FIG. 4B, the reflection region layered structure 1110 does not include a base portion 110, but includes only the particle layer 112.

    [0027] FIG. 5 is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure. As illustrated in FIG. 5, according to the array substrate provided by one or more embodiments of the present disclosure, the reflection region layered structure 1110 and the transmission electrode 118 can be in the same plane. For example, as illustrated in FIG. 5, the reflection electrode 108 and the source-drain electrode layer 105 are in the same layer. For example, the reflection region film 111 and the transmission electrode 118 are formed of the same film by the same patterning process. For example, the array substrate provided by the present embodiment can be used in a liquid crystal display device of a high aperture advanced super dimensional switching (HADS) mode.

    [0028] FIG. 6 is a schematic cross-sectional view of an array substrate provided by another embodiment of the present disclosure. As illustrated in FIG. 6, according to the array substrate provided by one or more embodiments of the present disclosure, the reflection region layered structure 1110 and the semiconductor active layer 104 can be in the same layer. For example, the reflection region film 111 and the semiconductor active layer 104 are formed of the same film by the same patterning process. For example, the reflection electrode 108 and the source-drain electrode layer 105 are formed of the same film by the same patterning process. In FIG. 6, the transmission electrode 118 and the drain electrode 1051 are in direct contact with each other. For example, in FIG. 6, a passivation layer may be disposed between the transmission electrode 118 and the source-drain electrode layer 105, and the transmission electrode 118 is electrically connected to the drain electrode 1051 through a through-hole penetrating the passivation layer. For example, the array substrate provided by the present embodiment can be used in a liquid crystal display device with an oxide semiconductor as the active layer.

    [0029] FIG. 7 is a flowchart of a manufacturing method of an array substrate provided by an embodiment of the present disclosure. As illustrated in FIG. 7, at least one embodiment of the present disclosure further provides a manufacturing method of an array substrate, which includes:

    forming a reflection region film 111 on a base substrate 101, the base substrate 101 including a pixel region PR, the pixel region PR including a reflection region RR, the reflection region film 111 being formed in the reflection region RR;

    roughening a surface of the reflection region film 111 facing away from the base substrate 101 to form a particle layer 112; and

    forming a reflection electrode 108 on the particle layer 112.



    [0030] According to the manufacturing method provided by one or more embodiments of the present disclosure, a material of the reflection region film 111 includes a conductive material or a semiconductor material. For example, the material of the reflection region film 111 includes a metal oxide, and a material of the particle layer 112 includes a metal. For example, the metal oxide includes at least one selected from the group consisting of indium tin oxide (ITO) and indium gallium zinc oxide (IGZO).

    [0031] According to the manufacturing method provided by one or more embodiments of the present disclosure, roughening the surface of the reflection region film 111 facing away from the base substrate 101 to form the particle layer 112 includes: performing a reduction treatment on the reflection region film 111 to allow at least the metal oxide contained in the surface of the reflection region film 111 to be reduced into metal particles, the particle layer 112 being configured to provide a granular rough surface on a side of the reflection region film 111 facing away from the base substrate 101.

    [0032] According to the manufacturing method provided by one or more embodiments of the present disclosure, the reflection region film 111 is subjected to the reduction treatment to allow an entirety of the metal oxide contained in the reflection region film 111 to be reduced into metal particles, so that the reflection region film 111 is no longer presented in the array substrate. Therefore, the array substrate as illustrated in FIG. 4B can be formed.

    [0033] According to the manufacturing method provided by one or more embodiments of the present disclosure, the reduction treatment is performed on the reflection region film 111 with a plasma. For example, the plasma is a reductive plasma, and the reductive plasma includes at least one selected from the group consisting of a hydrogen plasma and an ammonia plasma.

    [0034] According to the manufacturing method provided by one or more embodiments of the present disclosure, a size of a particle in the particle layer 112 is less than or equal to 100 nm. A specific situation of the particle layer 112 in the method can refer to related descriptions of the particle layer in the array substrate.

    [0035] FIG. 8A-8E are flowcharts of a manufacturing method of an array substrate provided by an embodiment of the present disclosure. The manufacturing method provided by one or more embodiments of the present disclosure is illustrated in FIG. 8A-8E.

    [0036] FIG. 8A illustrates forming a TFT on a base substrate 101, and the TFT can be referred to aforementioned descriptions. The method further includes forming a passivation layer 106 on the TFT and forming a resin layer 107 in a reflection region RR, a surface of the resin layer 107 facing away from the base substrate 101 is a planar surface.

    [0037] As illustrated in FIG. 8B, the method further includes forming a transparent conductive film (for example, ITO) 1180 made of a metal oxide on the passivation layer 106 and the resin layer 107, forming a photoresist film on the transparent conductive film 1180, and obtaining a photoresist layer 121 by exposing the photoresist film with a half tone mask 180 and then performing a development process. The half tone mask 180 includes a partially transparent region 1801, a completely opaque region 1802, and a completely transparent region 1803. A region of the half tone mask corresponding to the formation of the reflection electrode is the partially transparent region 1801. A region of the half tone mask corresponding to the formation of the transmission electrode 118 is the completely opaque region 1802. A remaining region of the half tone mask is the completely transparent region 1803, and a region corresponding thereto has no photoresist left after the development process. The photoresist layer 121 includes a first thickness photoresist 1211 and a second thickness photoresist 1212. A thickness of the first thickness photoresist 1211 is greater than a thickness of the second thickness photoresist 1212.

    [0038] As illustrated in FIG. 8C, the method further includes etching the transparent conductive film 1180 (for example, wet etching may be adopted) by using the photoresist layer 121 as a mask to obtain a patterned transparent conductive film 1181, and ashing the photoresist layer 121 to remove the first thickness photoresist 1211 in order to obtain remaining photoresist 1210, and only the region corresponding to the formation of the transmission electrode 118 has the remaining photoresist. The patterned transparent conductive film 1181 includes a reflection region film 111 and the transmission electrode 118, and the remaining photoresist 1210 covers the transmission electrode 118.

    [0039] As illustrated in FIG. 8D, the method further includes performing a reduction treatment on the reflection region film 111 by using a plasma with the remaining photoresist 1210 as a mask, so that at least the metal oxide contained in the surface of the reflection region film 111 facing away from the base substrate is reduced into metal particles, thus forming a particle layer 112. The unreduced reflection region film 111 is the base portion 110, therefore, the particle layer 112 and the base portion 110 together constitute the reflection region layered structure 1110 (also as illustrated in FIG. 3).

    [0040] As illustrated in FIG. 8D, the method further includes stripping off the remaining photoresist 1210.

    [0041] For example, the metal oxide can be reduced by treatment by using a plasma of hydrogen (H2) or ammonia (NH3), and a surface morphology thereof becomes rough and is granular.

    [0042] Based on FIG. 8E, after a reflection electrode 108 is formed on the particle layer 112 in the reflection region RR, the array substrate as illustrated in FIG. 3 can be obtained.

    [0043] As illustrated in FIG. 8D-8E, according to the manufacturing method provided by one or more embodiments of the present disclosure, the pixel region PR further includes a transmission region TR, the transmission region TR includes the transmission electrode 118, and the reflection region film 111 and the transmission electrode 118 are in the same layer.

    [0044] As illustrated in FIG. 8A-8E, according to the manufacturing method provided by one or more embodiments of the present disclosure, the manufacturing method further includes forming a TFT which includes a semiconductor active layer 104 and a source-drain electrode layer 105.

    [0045] FIG. 9A-9E are flowcharts of a manufacturing method of an array substrate provided by another embodiment of the present disclosure. According to the manufacturing method provided by one or more embodiments of the present disclosure, as illustrated in FIG. 9A-9E, the present embodiment differs from the embodiment illustrated in FIG. 8A-8E in that a surface of the resin layer 107 facing away from the base substrate 101 is a concave-convex surface. For example, the concave-convex surface of the resin layer 107 can be obtained by exposure of a negative photoresist. Details can be referred to the description of the embodiment illustrated in FIG 8A-8E, which are not repeatedly described herein. For the present embodiment, based on FIG. 9E, after the reflection electrode 108 is formed on the particle layer 112 in the reflection region RR, the array substrate as illustrated in FIG 4 can be obtained.

    [0046] FIG 10A-10C are flowcharts of a manufacturing method of an array substrate provided by another embodiment of the present disclosure. According to the manufacturing method provided by one or more embodiments of the present disclosure, as illustrated in FIG. 10A-10C, the resin layer 107 may be not provided. As illustrated in FIG 10B, the reflection region film 111 and the transmission electrode 118 are in the same plane, and can be formed of the same film by the same patterning process. As illustrated in FIG. 10C, the reflection electrode 108 and the source-drain electrode layer 105 are in the same layer, and can be formed of the same film by the same patterning process.

    [0047] FIG. 11A-11C are flowcharts of a manufacturing method of an array substrate provided by another embodiment of the present disclosure. According to the manufacturing method provided by one or more embodiments of the present disclosure, as illustrated in FIG 11A-11C, the reflection region film 111 and the semiconductor active layer 104 can be in the same layer, and the reflection region film 111 and the semiconductor active layer 104 are formed of the same film by the same patterning process. For example, the reflection electrode 108 and the source-drain electrode layer 105 are in the same layer, and are formed of the same film by the same patterning process. For example, in the present embodiment, a surface of the semiconductor active layer 104 in the TFT region is planar.

    [0048] At least one embodiment of the present disclosure further provides a display device, which includes the array substrate provided by any one of the embodiments of the present disclosure.

    [0049] For example, the display device includes a liquid crystal display device, without limited thereto.

    [0050] FIG. 12 is a schematic diagram of a display device provided by an embodiment of the present disclosure. For example, as illustrated in FIG. 12, the liquid crystal display device includes a base substrate 01 and an opposing substrate 02, as well as liquid crystal 03 sealed therebetween. For example, a cell gap CG1 in the transmission region TR is the same as a cell gap CG2 in the reflection region RR.

    [0051] It should be noted that, for the purpose of clarity, in accompanying drawings for illustrating the embodiment(s) of the present disclosure, the thickness and size of a layer or a structure may be enlarged or narrowed. It should be understood that, in the case in which a component or element such as a layer, film, region, substrate or the like is referred to be "on" or "under" another component or element, it may be directly on or under the another component or element or a component or element is interposed therebetween.

    [0052] In case of no conflict, features in one embodiment or in different embodiments can be combined.


    Claims

    1. An array substrate, comprising:

    a base substrate (101) comprising a pixel region (PR), the pixel region (PR) comprising a reflection region (RR);

    a reflection region layered structure (1110) in the reflection region (RR), the reflection region layered structure (1110) comprising a particle layer (112), the particle layer (112) being configured to provide a granular rough surface (1111) on a side of the reflection region layered structure (1110) facing away from the base substrate (101); and

    a reflection electrode (108) on the particle layer (112);

    wherein the reflection region layered structure (1110) further comprises a base portion (110), and the particle layer (112) is on a side of the base portion (110) facing away from the base substrate (101) and is in contact with the base portion (110);

    wherein the array substrate further comprises a thin film transistor wherein the thin film transistor comprises a semiconductor active layer (104) and a source-drain electrode layer (105), and the source-drain electrode layer (105) comprises a source electrode (1052) and a drain electrode (1051),

    wherein the pixel region (PR) further comprises a transmission region (TR), the transmission region (TR) comprises a transmission electrode (118), the transmission electrode (118) is connected with the drain electrode (1051),

    characterized in that,
    a
    material of the base portion (110) and a material of the transmission electrode (118) comprise a same metal oxide, and the base portion (110) and the transmission electrode (118) are of an integral structure.
     
    2. The array substrate according to claim 1, wherein a material of the base portion (110) comprises a conductive material or a semiconductor material.
     
    3. The array substrate according to claim 1 or 2, wherein the material of the base portion (110) comprises a metal oxide, and a material of the particle layer (112) comprises a metal.
     
    4. The array substrate according to any one of claims 1-3, wherein the metal oxide comprises at least one selected from the group consisting of indium tin oxide, ITO, and indium gallium zinc oxide, IGZO.
     
    5. The array substrate according to any one of claims 1 to 4, wherein a size of a particle in the particle layer (112) is less than or equal to 100 nm.
     
    6. The array substrate according to any one of claims 1 to 5, wherein the pixel region (PR) further comprises a transmission region (TR), the transmission region (TR) comprises a transmission electrode (118), and the reflection region layered structure (1110) and the transmission electrode (118) are in a same layer.
     
    7. The array substrate according to any one of claims 1 to 6, further comprising a thin film transistor (TFT), wherein the thin film transistor comprises a semiconductor active layer (104) and a source-drain electrode layer (105), the reflection region layered structure (1110) and the semiconductor active layer (104) are in a same layer, the reflection electrode (108) and the source-drain electrode layer (105) are in a same layer.
     
    8. The array substrate according to claim 3, wherein the base portion (110) and the particle layer (112) have the same metal element.
     
    9. A manufacturing method of an array substrate, comprising:

    forming a reflection region film (111) on a base substrate (101), the base substrate (101) comprising a pixel region (PR), the pixel region (PR) comprising a reflection region (RR), the reflection region film (111) being formed in the reflection region (RR);

    roughening a surface of the reflection region film (111) facing away from the base substrate (101) to form a particle layer (112); and

    forming a reflection electrode (108) on the particle layer (112),

    a material of the reflection region film comprises a metal oxide that is a conductive material,

    wherein roughening the surface of the reflection region film (111) facing away from the base substrate (101) to form the particle layer (112) comprises:
    performing a reduction treatment on the reflection region film (111) to allow at least the metal oxide contained in the surface of the reflection region film (111) to be reduced into metal particles, the particle layer (112) being configured to provide a granular rough surface (1111) on a side of the reflection region film (111) facing away from the base substrate (101).


     
    10. The manufacturing method according to claim 9, wherein the reflection region film (111) is subjected to the reduction treatment to allow an entirety of the metal oxide contained in the reflection region film (111) to be reduced into metal particles.
     
    11. The manufacturing method according to claim 9 or 10, wherein the reduction treatment is performed on the reflection region film (111) with a plasma;
    preferably, wherein the plasma is a reductive plasma, and the reductive plasma comprises at least one selected from the group consisting of a hydrogen plasma and an ammonia plasma.
     
    12. The manufacturing method according to any one of claims 9 to 11, wherein the pixel region (PR) further comprises a transmission region (TR), the transmission region (TR) comprises a transmission electrode (118), and the reflection region film (111) and the transmission electrode (118) are in a same layer.
     
    13. The manufacturing method according to any one of claims 9 to 12, wherein the base portion (110) and the particle layer (112) have a same metal element.
     
    14. A display device comprising the array substrate according to any one of claims 1-8.
     


    Ansprüche

    1. Array-Substrat, mit:

    einem Basis-Substrat (101), mit einem Pixelbereich (PR), wobei der Pixelbereich (PR) einen Reflexionsbereich (RR) aufweist;

    einer Reflexionsbereich-Schichtstruktur (1110) in dem Reflexionsbereich (RR), wobei die Reflexionsbereich-Schichtstruktur (1110) eine Partikelschicht (112) aufweist, wobei die Partikelschicht (112) konfiguriert ist, eine körnige raue Oberfläche (1111) auf einer Seite der Reflexionsbereich-Schichtstruktur (1110) bereitzustellen, die von dem Basis-Substrat (101) weg weist; und

    einer Reflexionselektrode (108) auf der Partikelschicht (112);

    wobei die Reflexionsbereich-Schichtstruktur (1110) ferner einen Basis-Teil (110) aufweist und die Partikelschicht (112) sich auf einer Seite des Basis-Teils (110) befindet, die von dem Basis-Substrat (101) weg weist und mit dem Basis-Teil (110) in Kontakt steht;

    wobei das Array-Substrat ferner einen Dünnschicht-Transistor aufweist, wobei der Dünnschicht-Transistor eine Halbleiter-Aktivschicht (104) und eine Source-/Drain-Elektrodenschicht (105) aufweist, und die Source-/Drain-Elektrodenschicht (105) eine Source-Elektrode (1052) und eine Drain-Elektrode (1051) aufweist,

    wobei der Pixelbereich (PR) ferner einen Transmissionsbereich (TR) aufweist, wobei der Transmissionsbereich (TR) eine Transmissionselektrode (118) aufweist, wobei die Transmissionselektrode (118) mit der Drain-Elektrode (1051) verbunden ist,

    dadurch gekennzeichnet, dass ein Material des Basis-Teils (110) und ein Material der Transmissionselektrode (118) dasselbe Metalloxid aufweisen, und der Basis-Teil (110) und die Transmissionselektrode (118) eine Integralstruktur aufweisen.


     
    2. Array-Substrat nach Anspruch 1, wobei ein Material des Basis-Teils (110) ein leitendes Material oder ein Halbleitermaterial aufweist.
     
    3. Array-Substrat nach Anspruch 1 oder 2, wobei das Material des Basis-Teils (110) ein Metalloxid aufweist, und ein Material der Partikelschicht (112) ein Metall aufweist.
     
    4. Array-Substrat nach einem der Ansprüche 1 bis 3, wobei das Metalloxid mindestens eines aus der Gruppe ist, die besteht aus Indium-Zinn-Oxid, ITO, und Indium-Gallium-Zink-Oxid, IGZO.
     
    5. Array-Substrat nach einem der Ansprüche 1 bis 4, wobei die Größe eines Partikels in der Partikelschicht (112) weniger als oder gleich 100 nm beträgt.
     
    6. Array-Substrat nach einem der Ansprüche 1 bis 5, wobei der Pixelbereich (PR) ferner einen Transmissionsbereich (TR) aufweist, der Transmissionsbereich (TR) eine Transmissionselektrode (118) aufweist und die Reflexionsbereich-Schichtstruktur (1110) und die Transmissions-Elektrode (118) sich in einer gemeinsamen Schicht befinden.
     
    7. Array-Substrat nach einem der Ansprüche 1 bis 6, ferner mit einem Dünnschicht-Transistor (TFT), wobei der Dünnschicht-Transistor eine Halbleiter-Aktivschicht (104) und eine Source-/Drain-Elektrodenschicht (105) aufweist, die Reflexionsbereich-Schichtstruktur (1110) und die Halbleiter-Aktivschicht (104) in derselben Schicht liegen, die Reflexionselektrode (108) und die Source-/Drain-Elektrodenschicht (105) in derselben Schicht liegen.
     
    8. Array-Substrat nach einem der Ansprüche 3, wobei der Basis-Teil (110) und die Partikelschicht (112) das gleiche Metallelement aufweisen.
     
    9. Verfahren zur Herstellung eines Array-Substrats, mit:

    Bilden einer Reflexionsbereich-Dünnschicht (111) auf einem Basis-Substrat (101), wobei das Basis-Substrat (101) einen Pixelbereich (PR) aufweist, wobei der Pixelbereich (PR) einen Reflexionsbereich (RR) aufweist, wobei die Reflexionsbereich-Dünnschicht (111) in dem Reflexionsbereich (RR) gebildet wird;

    Aufrauen einer Oberfläche des Reflexionsbereich-Dünnschicht (111), die von dem Basissubstrat (101) weg weist, um eine Partikelschicht (112) zu bilden; und

    Bilden einer Reflexionselektrode (108) auf der Partikelschicht (112),

    wobei ein Material der Reflexionsbereich-Dünnschicht ein Metalloxid aufweist, das ein leitfähiges Material ist,

    wobei das Aufrauen der Oberfläche der Reflexionsbereich-Dünnschicht (111), die von dem Basis-Substrat (101) weg zeigt, um die Partikelschicht (112) zu bilden, aufweist:
    Durchführen einer Reduktionsbehandlung an der Reflexionsbereich-Dünnschicht (111), damit zumindest das in der Oberfläche der Reflexionsbereich-Dünnschicht (111) enthaltene Metalloxid zu Metallpartikeln reduziert werden kann, wobei die Partikelschicht (112) konfiguriert ist, eine körnige, raue Oberfläche (1111) auf einer von dem Basis-Substrat (101) wegweisenden Seite der Reflexionsbereich-Dünnschicht (111) bereitzustellen.


     
    10. Herstellungsverfahren nach Anspruch 9, wobei die Reflexionsbereich-Dünnschicht (111) der Reduktionsbehandlung unterzogen wird, um zu ermöglichen, dass die Gesamtheit des in der Reflexionsbereich-Dünnschicht (111) enthaltenen Metalloxids zu Metallpartikeln reduziert werden kann.
     
    11. Herstellungsverfahren nach Anspruch 9 oder 10, wobei die Reduktionsbehandlung an der Reflexionsbereich-Dünnschicht (111) mit einem Plasma durchgeführt wird;
    wobei vorzugsweise das Plasma ein reduktives Plasma ist und das reduktive Plasma mindestens eines aus der Gruppe ist, die besteht aus Wasserstoffplasma und Ammoniakplasma.
     
    12. Herstellungsverfahren nach einem der Ansprüche 9 bis 11, wobei der Pixelbereich (PR) ferner einen Transmissionsbereich (TR) aufweist, der Transmissionsbereich (TR) eine Transmissions-Elektrode (118) aufweist und die Reflexionsbereich-Dünnschicht (111) und die Transmissions-Elektrode (118) sich in einer gemeinsamen Schicht befinden.
     
    13. Herstellungsverfahren nach einem der Ansprüche 9 bis 12, wobei der Basis-Teil (110) und die Partikelschicht (112) ein gleiches Metallelement aufweisen.
     
    14. Anzeigevorrichtung mit dem Array-Substrat nach einem der Ansprüche 1-8.
     


    Revendications

    1. Substrat de matrice, comprenant :

    un substrat de base (101) qui comprend une région de pixels (PR), la région de pixels (PR) comprenant une région de réflexion (RR) ;

    une structure en couches de région de réflexion (1110) dans la région de réflexion (RR), la structure en couches de région de réflexion (1110) comprenant une couche de particules (112), la couche de particules (112) étant configurée pour constituer une surface rugueuse granulaire (1111) sur un côté de la structure en couches de région de réflexion (1110) qui fait face à distance au substrat de base (101) ; et

    une électrode de réflexion (108) sur la couche de particules (112) ;

    dans lequel la structure en couches de région de réflexion (1110) comprend en outre une partie de base (110), et la couche de particules (112) est sur un côté de la partie de base (110) qui fait face à distance au substrat de base (101) et est en contact avec la partie de base (110) ;

    dans lequel le substrat de matrice comprend en outre un transistor à film mince, dans lequel le transistor à film mince comprend une couche active semiconductrice (104) et une couche d'électrodes de source-drain (105), et la couche d'électrodes de source-drain (105) comprend une électrode de source (1052) et une électrode de drain (1051) ; et

    dans lequel la région de pixels (PR) comprend en outre une région d'émission (TR), la région d'émission (TR) comprend une électrode d'émission (118), l'électrode d'émission (118) est connectée à l'électrode de drain (1051) ;

    caractérisé en ce que :
    un matériau de la partie de base (110) et un matériau de l'électrode d'émission (118) comprennent un même oxyde de métal, et la partie de base (110) et l'électrode d'émission (118) sont d'une structure d'un seul tenant.


     
    2. Substrat de matrice selon la revendication 1, dans lequel un matériau de la partie de base (110) comprend un matériau conducteur ou un matériau semiconducteur.
     
    3. Substrat de matrice selon la revendication 1 ou 2, dans lequel le matériau de la partie de base (110) comprend un oxyde de métal, et un matériau de la couche de particules (112) comprend un métal.
     
    4. Substrat de matrice selon l'une quelconque des revendications 1 à 3, dans lequel l'oxyde de métal comprend au moins un oxyde de métal sélectionné parmi le groupe constitué par l'oxyde d'indium et d'étain, ITO, et l'oxyde d'indium, de gallium et de zinc, IGZO.
     
    5. Substrat de matrice selon l'une quelconque des revendications 1 à 4, dans lequel une dimension d'une particule dans la couche de particules (112) est inférieure ou égale à 100 nm.
     
    6. Substrat de matrice selon l'une quelconque des revendications 1 à 5, dans lequel la région de pixels (PR) comprend en outre une région d'émission (TR), la région d'émission (TR) comprend une électrode d'émission (118), et la structure en couches de région de réflexion (1110) et l'électrode d'émission (118) sont dans une même couche.
     
    7. Substrat de matrice selon l'une quelconque des revendications 1 à 6, comprenant en outre un transistor à film mince (TFT), dans lequel le transistor à film mince comprend une couche active semiconductrice (104) et une couche d'électrodes de source-drain (105), la structure en couches de région de réflexion (1110) et la couche active semiconductrice (104) sont dans une même couche, l'électrode de réflexion (108) et la couche d'électrodes de source-drain (105) sont dans une même couche.
     
    8. Substrat de matrice selon la revendication 3, dans lequel la partie de base (110) et la couche de particules (112) comportent le même élément de métal.
     
    9. Procédé de fabrication d'un substrat de matrice, comprenant :

    la formation d'un film de région de réflexion (111) sur un substrat de base (101), le substrat de base (101) comprenant une région de pixels (PR), la région de pixels (PR) comprenant une région de réflexion (RR), le film de région de réflexion (111) étant formé dans la région de réflexion (RR) ;

    le fait de rendre rugueuse une surface du film de région de réflexion (111) qui fait face à distance au substrat de base (101) pour former une couche de particules (112) ; et

    la formation d'une électrode de réflexion (108) sur la couche de particules (112) ;

    un matériau du film de région de réflexion comprend un oxyde de métal qui est un matériau conducteur ;

    dans lequel le fait de rendre rugueuse la surface du film de région de réflexion (111) qui fait face à distance au substrat de base (101) pour former la couche de particules (112) comprend :
    la réalisation d'un traitement de réduction sur le film de région de réflexion (111) pour permettre la réduction selon des particules de métal d'au moins l'oxyde de métal qui est contenu dans la surface du film de région de réflexion (111), la couche de particules (112) étant configurée pour constituer une surface rugueuse granulaire (1111) sur un côté du film de région de réflexion (111) qui fait face à distance au substrat de base (101).


     
    10. Procédé de fabrication selon la revendication 9, dans lequel le film de région de réflexion (111) est soumis au traitement de réduction pour permettre la réduction selon des particules de métal de la totalité de l'oxyde de métal qui est contenu dans le film de région de réflexion (111).
     
    11. Procédé de fabrication selon la revendication 9 ou 10, dans lequel le traitement de réduction est réalisé sur le film de région de réflexion (111) à l'aide d'un plasma ;
    de préférence, dans lequel le plasma est un plasma réducteur, et le plasma réducteur comprend au moins un plasma sélectionné parmi le groupe constitué par un plasma d'hydrogène et un plasma d'ammoniac.
     
    12. Procédé de fabrication selon l'une quelconque des revendications 9 à 11, dans lequel la région de pixels (PR) comprend en outre une région d'émission (TR), la région d'émission (TR) comprend une électrode d'émission (118) et le film de région de réflexion (111) et l'électrode d'émission (118) sont dans une même couche.
     
    13. Procédé de fabrication selon l'une quelconque des revendications 9 à 12, dans lequel la partie de base (110) et la couche de particules (112) comportent un même élément de métal.
     
    14. Dispositif d'affichage comprenant le substrat de matrice selon l'une quelconque des revendications 1 à 8.
     




    Drawing






































    Cited references

    REFERENCES CITED IN THE DESCRIPTION



    This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

    Patent documents cited in the description