Technical Field of The Invention
[0001] The present invention relates to signal storage devices in general and, in particular,
to apparatus for use in interrogating individual cells of such devices.
Background Art
[0002] It is well known to interrogate arrays having individual storage cells that influence
a discharge path from a signal line by precharging the signal line and, in effect,
detecting the rate at which the charge is drained. A particularly sensitive detection
can be achieved by comparing the discharge for the signal line of the interrogated
cell to a reference discharge, generally a discharge that occurs at a rate intermediate
to the rates for the two possible states of an interrogated cell.
[0003] The cells may, for example, be a string of field effect transistor (FET) switches
that form a series connection to ground from a signal line. All of the switches of
the string, except the switch under interrogation, are forced to conduct and the gate
electrode of the interrogated transistor cell is set to a level such that it will
conduct if it is implanted to be a depletion mode device (one stored logic state)
and will not conduct if implanted to be an enhancement mode device (the other logic
state).
[0004] If plural signal lines are used, all lines are typically precharged and the particular
signal line of the interrogated cell is switched to supply the state representative
signal to a detector. And, if the above mentioned comparison detector is used, a reference
signal is also supplied as an input to the detector.
[0005] Some problems of the usual configuration relate to the amount of space consumed for
switching respective signal lines and the timing requirements for such switching.
Also, manufacturing variations for the reference and cell circuits require a greater
discharge to occur than is desirable before a reliable detection can be achieved.
Summary of the Invention
[0006] By coupling plural signal lines of a storage device to a state detector through respective
non-linear capacitors, autcmatic switching of the signal line of an interrogated cell
may be achieved and with selective signal line precharging, such coupling may be achieved
without incurring the penalty of a high capacitive loading at the common detector
terminal. The capacitors are preferably of the inversion-layer type and are connected
to change to a low capacitance value from a relatively high capacitance value when
the detector terminal is precharged while the signal line terminal remains at ground
potential. A precharge is applied specifically to the signal line of the selected
cell and establishes an electric field condition that results in a high capacitance
characteristic for the non-linear capacitor of the selected signal line.
[0007] Such signal switching, it should be appreciated, might also be used for multiplexing
signals representing information other than stored logic states. Indeed, selective
control of bias potentials for a set of such non-linear capacitors could be used to
cause switching of various alternating or pulsed signals.
[0008] Preferably, for storage cell interrogation, a comparison type of detector is used
in conjunction with two banks of sense lines and a reference circuit is incorporated
in each bank. The reference circuits provide a voltage waveform that is intermediate
to those waveforms produced for the two respective cell states. A connection to a
respective terminal of the detector is preferably provided for each bank of sense
lines using the capacitive switching described above. When interrogating a cell located
in one bank, the reference circuit of the other bank is precharged to be coupled,
by capacitor switching to the detector to provide the comparison waveform. By so arranging
respective reference circuits, a symmetry is achieved in the layout of the overall
circuit which, as a result of comparison-type detection, enhances the cancellation
of performance variations that can arise from variations in manufacturing.
[0009] A presently preferred reference circuit for implementing the invention utilizes two
signal lines that are shorted together. Normal storage cell connections are created
for the shorted lines so that the combined lines exhibit a double capacitance compared
to the normal signal lines. By so creating a reference circuit with double capacitance,
a discharge waveform intermediate that for the normal cells is achieved that tends
to track the storage signal line discharge rate faithfully, even in the face of manufacturing
variations, because the reference circuit includes the same basic components that
the storage circuits include. It should be noted, moreover, that the special reference
circuit is not limited to use with the non-linear capacitive coupling described above
and could, for example, be used with the selective transistor switching of signal
lines to a detector that is known in the art.
[0010] While the preferred implementation of the invention is described for a read only
storage (ROS), it will-be appreciated that the same operating philosophy could be
employed with a read/write storage (RAM) as well.
[0011] A presently preferred implementation for the invention will now be described in detail
with reference to the drawings.
Brief description of the Drawings
[0012]
FIG. 1 is a diagram in block form indicating a connection of signal lines to a detector
using non-linear capacitors for signal coupling in accordance with one aspect of the
invention;
FIG. 2 is a representation of a coded address for identifying a storage cell;
FIG. 3 is a diagram in block form indicating two series strings of transistors that
act as storage cells;
FIG. 4 is a cross-sectional view of a depletion implanted capacitor of the type having
characteristics suitable for implementation of apparatus according to the invention;
FIG. 5 is a diagram indicating the non-linear capacitance characteristic that is exploited
according to one aspect of the invention;
FIG. 6 is a diagram in block form of a presently preferred storage cell layout that,
according to one aspect of the invention, provides a desirable symmetry for comparison-type
cell state detection;
FIG. 7 is a diagram in block form indicating storage cell strings for a reference
circuit in accordance with an aspect of the invention;
FIG. 8 is a diagramatic representation of a decode and precharge circuit for a reference
circuit according to the invention;
FIG. 9 is a diagrammatic representation of a decode and precharge circuit for a signal
line;
FIG. 10 is a diagram in block form indicating details of a simple sense latch for
use with the layout of FIG. 6;
FIG. 11 is a diagrammatic representation of voltage waveforms for various circuit
modes in FIGS. 6 and 10.
Detailed Description of the Invention
[0013] Referring to FIG. 1, a storage device includes plurality of signal lines 10 that
are individually connected to ground by storage cell clusters 12. Decoding and precharge
means 14 selectively supplies a precharge voltage from a source 16 to the lines 10
in accordance with a signal line select signal LS. A strobe signal ø
2, produced by a clock circuit 17 as is known in the art, is provided to time the application
of the precharge voltage and such operation could be performed by known decoder circuits
having enable control or using apparatus that will be described below.
[0014] The signal line selection address would typically be a portion of an overall cell
address as indicated in FIG. 2. Selection of individual cells within a string is performed
by a decoder 18 based on string and device select signals CS, and clock signal ø
3, as is discussed more fully below.
[0015] Information signals on signal lines 10 are switched onto a receiving terminal 20
of a detector 22 by a multiplexer 24.
[0016] Referring to FIG. 3, one known arrangement for a storage cell cluster 12 provides
parallel strings 30 including string select transistors 32 and storage cell transistors
34. For this arrangement of storage cells, the decoder 18 may be considered to include
a string decode section 36 and a device decode section 38. Signals for switching of
the string select transistors 32 for a particular string to all conduct are produced
by section 36 when the corresponding string code representation occurs in the cell
address (see FIG. 2).
[0017] Digital information is stored in a cell 34 during manufac
- turing by selectively implanting an FET device as either depletion (denoted in FIG.
3 by crosshatching) or enhancement mode as is known in the art. Depletion mode devices
conduct for relative gate voltages that are lower (e.g. - 2 volts) than enhancement
mode devices (e.g. +1 volt). (As was mentioned above, the invention will be described
in detail with reference to a ROS environment but may be used with a read/write storage
or other signal producing device.)
[0018] A particular cell is isolated for interrogation when, in addition to the string selection
mentioned above, the device decoder section 38 receives the device select code (see
FIG. 2) corresponding to the cell. The device decoder section 38 raises the gate voltages
of all of the cells to five volts except those corresponding to the selected device
code which are held at zero volts. Such operation is obtained, for example, using
the inverted outputs of a standard decoder circuit. If the selected device (based
on line string and device codes) is personalized as an enhancement device, a zero
volt gate level does not trigger the device to conduct and, consequently, only leakage
discharge of the precharge signal line occurs. If, on the other hand, the device is
personalized as a depletion device, the zero volt gate level does trigger the device
to conduct and a discharge does occur.
[0019] For purposes of simplicity, the device decoder section 38 provides the same control
signals to all strings 30, even those that are not selected, however, the string select
transistors 32 block current for all but the selected string 30 and the signal line
selection according to the invention precharges only the signal line of the selected
cell.
[0020] In accordance with the invention, the multiplexer 24 comprises a set of non-linear
capacitors 40 that are connected between respective signal lines 10 and the terminal
20 of detector 22. Preferably, these capacitors are formed as inversion layer capacitors
having a structure generally as indicated in FIG. 4. While such capacitors are known
in the art, a brief explanation of the mechanism by which they operate will be provided.
[0021] On a substrate of monocrystalline P-type silicon 98, a source-drain electrode 100
is formed by a high level arsenic ion implantation that results in a relatively high
electrical conductivity. Area 102, that is denoted with X's, receives a relatively
light arsenic ion implant and is the site of an inversion layer or sheet of charge
that occurs for certain electric field conditions, which will be discussed below,
and acts as one plate of the capacitor. A thin layer 104 of insulating silicon dioxide
is formed over the electrode 100 and area 102. A gate electrode 106 that serves as
the second plate of the capacitor is then formed over the area 102, for example, using
polycrystalline silicon that acts as a conductor.
[0022] As is apparent from FIG. 5, the inversion layer of charge that acts as one plate
of the capacitor tends to form only for certain electric field conditions and, typically,
the capacitance of the device shifts markedly by at a gate-to-source/drain voltage
of around minus two volts.
[0023] The proper conditions for selective capacitive switching of the signal lines are
achieved, in part, by precharging the detector terminal 20 to five volts using precharge
means 26; such means 26 may, for example, be a switching transistor (not shown) that
is connected to source 16 and is controlled by a strobe signal 0. which times the
precharge period. With the terminal 20 precharged to five volts, the capacitors 40
for the unselected signal lines 10 are subjected to a minus five volt gate-to-source/drain
differential and assume the low capacitance state. The capacitor 40 for a selected
signal line; however, sees a zero volt gate-to-source/drain differential and assumes
the high capacitance state (see FIG. 5) which provides a strong coupling effect. The
terminal 20, once a cell interrogation begins (see description above), tends to follow
the discharge of the selected signal line and the detector 22 determines the cell
state from the discharge waveform, e.g. from the voltage level after a fixed discharge
period.
[0024] Now referring to FIG. 6, a presently preferred storage device is described having
symmetrically arranged storage cells that cooperate with a comparison type of sense
latch 200. Such latches are well known and rely on a comparison to a reference waveform
for detecting the logic state represented by a signal. Symmetry according to an aspect
of the invention is achieved by arranging the storage lines into separate banks, such
as the bank 202, that have respective terminals (e.g. terminal 204) for sending signals
to the sense latch 200. For the preferred two bank arrangement, each bank 202 has
a respective reference circuit 206 which is coupled to the detector terminal 204 associated
with the bank.
[0025] Coupling of the storage signal lines 10 and of the reference circuit 206 to the detector
terminal 204 is preferably effected using inversion layer capacitors 40 as was discussed
above.
[0026] According to a further aspect of the invention, a reference circuit 206 is produced
by joining two signal lines 10' and 10" with a conducting path such as a path 208.
(Primes are used to indicate elements that are essentially similar but have been adapted
to the special function of producing a reference waveform..) The capacitance 210 associated
with a signal line is shown as a lumped capacitance (unlike FIG. 1) to dramatize the
paralleling of capacitance that occurs when path 208 is added. Also, a special tuning
capacitance 212 is indicated, which is formed as a discrete element (e.g. a depletion
mode inversion capacitor) to adjust the discharge rate of the circuit 206. The reference
circuit signal lines 10' and 10" have cell clusters 12' similar to those of the signal
lines 10 but are personalized so that, for any given cell address, one discharge path
to ground exists for the overall reference circuit 206.
[0027] Referring to FIG. 7, a personalization for a cluster 12' is indicated which utilizes
connections 700 between the strings for each respective line at a position between
the string selection transistors 32' and the storage transistors 34'. Depletion transistors
are staggered among the cell positions along the strings so that only one depletion
transistor occurs for each cell position. With this arrangement, only one path to
ground is provided for the overall reference circuit 206 for any given cell interrogation,
thereby achieving the desired result of a double capacitance relative to a storage
signal line while providing only a single discharge path. The effect of this relationship
of parameters to those of a storage signal line is to double the discharge time constant
and provide a reference waveform for discharge that is intermediate of the discharge
waveforms for the two possible cell storage states resulting from cell interrogation.
[0028] Decoding and precharging means suitable for use in implementing the invention is
indicated in FIGS. 8 and 9. The means 14' in FIG. 8 includes an AND gate 800. The
state of signal BS (Bank Select), and timing signal Ø
2 control the occasions when a transistor 802 is conducting to supply precharge current
from the source 16. An inverting input terminal of gate 800 would be used to precharge
the reference circuit 206 for the other bank 202. The logic for precharging the reference
circuits for the storage configuration of FIG. 6 must precharge the reference circuit
for the bank 202 that is not selected, i.e. if a cell in a first bank 202 is selected,
then the reference circuit 206 of the second bank is precharged.
[0029] To precharge the signal line according to the invention, a selective precharge is
required. As indicated in FIG. 9, both the line select (LS) and bank select (BS) signals
must be decoded. An AND gate 900 with input inverting capability may be provided for
each signal line (the means 14 would have one gate 900 for each line 10). Input inversions
are necessary to program each respective gate 900 of means 14 to produce an output
only for a corresponding line selection identification when the identifying signal
occurs in coincidence with a timing signal 02 The timing signal 02 serves to control
the precharge period. Such use of AND gates to produce an output for only a specific
coded signal input is, of course, well known. Again, a transistor 902 is indicated
to control current from the source 16. If AND gates 800 and 900 with output at precharge
voltage levels (e.g. five volts) are used, transistors 802 and 902 may be eliminated.
[0030] Referring to FIG. 10, the symmetrical arrangement of the storage banks 202 is indicated
with coupling through non-linear capacitors 40 to a single comparison-type detector
or sense latch 200.
[0031] Precharging of capacitance 400 at nodes 20 is provided by a precharge means 26 which
may, for example, be the transistors 402 that are connected to the five volt supply
16 and are responsive to a timing signal Ø
1. With precharge completed, the comparison-type detector 200 is in a balanced condition
and the inversion layer capacitors 40 are biased to the low capacitance state (see
FIG. 5).
[0032] Signal line selection by the decoders 14 causes the signal line identified by the
cell address (both line select LS and bank select BS are needed for identification)
to be precharged to five volts and the decoders 14' cause the reference circuit 206
for the storage bank 202 that is not selected to also be precharged to five volts.
Timing for the line precharging is controlled by timing signal Ø
2.
[0033] This selective precharging triggers the capacitors 40, in the lines that are precharged,
to the high capacitance and attendantly the high coupling state (see FIG. 5). With
the lines precharged, the timing signal Ø
3 causes cell interrogation which, as discussed above, results in the creation or absence
of a discharge path to ground in accordance with the personalization of the selected
cell.
[0034] The resulting waveform is coupled through capacitor 40 of the selected line to terminal
20 of the selected bank 202. At the same time, the reference circuit 206 (of the unselected
bank 202) which is triggered to cause a line discharge by the decoder 14' produces
a signal which is coupled through the corresponding capacitor 40 to the other terminal
20 of the comparison-type detector 200.
[0035] A pair of transistors 404 act as switches controlling the flow of charge to the gates
of a pair of cross-coupled transistors 410 which "race" to turn each other off, as
is well known in the art. When sufficient line discharge has occurred to define the
cell state, a timing signal ø
4 switches a transistor 412 which connects one terminal of the transistors 410 to ground
and, in effect, latches the detection result. For further description regarding latch
circuits of this general type, see U. S. Patent No. 4,053,873.
[0036] Waveforms at various locations for the circuits of FIGS. 6 and 10 are indicated in
FIG. 11. The signal SL is the voltage level of a selected signal line indicating the
precharge and discharge resulting from cell selection (A denotes enhancement mode
personalization and hence no discharge; B denotes the reference circuit discharge;
and C denotes the depletion mode personalization). Signal T
20 is the waveform at the terminal 20 and includes an initial transient, as the selected
line and reference are precharged, and then reflects the nature of the discharge that
occurs when the selected cell is interrogated. The signal labeled DATA is the output
of the detector 200 and indicates a situation where the reference (see signal B) and
a depletion personalized cell (see signal C) create the detector inputs. After an
initial transient, the two transistors 410 race to choke each other to the "off" state.
The reference side succeeds when opposing a signal produced by a depletion personalized
cell which causes the fastest discharge.
[0037] The signals Ø
1 Ø
2' Ø
3, and Ø
4 are timing signals as was discussed above and serve to time the precharge periods
(Ø
1 and Ø
2), the cell interrogation (Ø
3) and data signal latching (Ø
4). These signals may be produced by various known timing signal or clock circuits
as was mentioned above.
[0038] The invention in its various aspects has been described in detail with reference
to a presently preferred implementation. However, it will be appreciated that variations
and modifications within the scope of the invention will be suggested to those skilled
in the art. For example, devices other than a read only storage might utilize the
invention to selectively switch signals. Also, the reference circuit using storage
line devices would function satisfactorily in a storage system that uses transistors
to selectively switch signals rather than non-linear capacitors.
1. Binary signal storage device responsive to an identifier signal, characterized
in that it comprises :
a first and a second bank of individual storage signal lines which exhibit an effective
capacitance and have storage cells connected thereto that are individually selectable
to control the conducting state of a discharge path for a respective signal line in
accordance with a preconditioning of said cells,
a comparison-type detector having first and second terminals for receiving inputs,
multiplexer means responsive to said identifier signal for selectively coupling the
signal line corresponding to an identified cell to an input terminal of said detector,
which multiplexer means couples signal lines from said first bank to said first detector
terminal and signals from said second bank to said second detector terminal,
a first reference waveform circuit associated with said first bank and consisting
of a pair of signal lines that are connected through a conducting link to exhibit
paralleled capacitance and are connected to discharge through a network of preconditioned
storage cells,
a second reference waveform circuit associated with said second bank and consisting
of a pair of signal lines that are connected through a conducting link to exhibit
paralleled capacitance and are connected to a discharge network of preconditioned
storage cells,
said multiplexer means further including means for identifying the reference circuit
associated with the bank that does nut include the identified cell and means for coupling
the identified reference circuit to the corresponding detector input terminal, whereby
a comparison of waveforms for the signal line of the identified cell and for a reference
circuit may be effected.
2. Binary signal storage device according to Claim 1 characterized in that said multiplexer
means includes non-linear capacitors that exhibit a relatively high capacitance for
a first range of potential differences there across and a relatively low capacitance
for a second range of potential differences thereacross, said capacitors connecting
said individual signal lines and reference circuits to the detector terminal for the
corresponding bank, and selective precharging means responsive to said identifier
signal for establishing a potential difference in said first range for the identified
signal line and the identified reference circuit to said detector terminals while
establishing a potential difference in said second range for capacitors associated
with other signal lines and the other reference circuit, whereby enhanced signal coupling
is achieved for the identified signal line and reference circuit.
3. Binary signal storage device according to Claim 1 or 2 characterized in that said
signal lines for each bank are parallel and the signal lines that are connected to
provide a reference circuit are located centrally to their respective bank.
4. Binary signal storage device according to Claim 2 or 3 characterized in that said
capacitors are depletion implanted capacitors formed on a silicon substrate, which
capacitors exhibit a sharp transition from a relatively low capacitance at potential
differences thereacross ranging below a threshold value and a relatively high capacitance
at voltages ranging above said threshold value.
5. Binary signal storage device according to any one of claims 1 to 4 characterized
in that the reference waveform circuits comprises a pair of signal lines shorted together
by a connecting link to place the respective capacitances thereof in parallel and
having a network of storage cells connected thereto that are conditioned to provide
only a one active discharge path for said signal line pair.
6. Binary signal storage device according to Claim 5 characterized in that the storage
cells associated with said pair of signal lines are connected in strings that may
serve as discharge paths, the conducting state of a cell string being related to the
preconditioning of the cell at a selected string position with said cells being preconditioned
in a staggered pattern among the strings associated with said signal line pair to
provide only one cell for completing a conducting discharge path for each selectable
string position.
7. Binary signal storage device according to Claim 6 characterized in that said storage
cells are field effect transistors and the preconditioning involves ion implantation
to cause a respective transistor to operate in a preselected mode.
8. Binary signal storage device according to Claim 5 or 6 characterized in that a
discrete tuning capacitance is connected to a signal line of said connected pair to
adjust the overall capacitance of said pair to be substantially twice that of the
capacitance for a single signal line.
9. Binary signal storage device according to any one of claims 2 to 8 characterised
in that multiplexer means includes :
first precharging means for precharging the input terminal of said detector to a first
predefined voltage level,
second precharging means for selectively establishing voltages on said signal lines,
said second precharging means including means for decoding said cell identifier signal
to identify the signal line corresponding to the identified cell,
means for applying a second precharge voltage to the identified line, at a voltage
level relative to said first predefined voltage, that establishes a potential difference
across the respective capacitor that is in said first range,
and means for applying a third precharge voltage to the signal lines other than the
identified line, at a voltage level relative to said first predefined voltage that
establishes a potential difference across the respective capacitors that is in said
second voltage range,
. whereby selective signal coupling is effected.