[0001] This invention relates to electronic clock generators. In particular the invention
relates to a clock generator with a two phase output.
[0002] There is a requirement in some electronic circuit applications for a two phase electronic
clock generator in which the overlap between the two output phases of the generator
can be controlled so that they are_effectively non-overlapping. * An object of the
invention is to provide a relatively simple two phase clock generator in which the
two output phases are effectively non-overlapping.
[0003] According to the present invention there is provided a clock generator having a two
phase output comprising a bistable circuit having two stages in which the output of
each stage is cross coupled to one input of the other stage, each stage having a second
input one of which is arranged to receive a clock signal, the other of which is arranged
to receive the inverse of the clock signal, and wherein each cross coupling path includes
an RC delay element which is so arranged that at a transition of said clock signals
the output of one of said stages completes its transition substantially at the same
time as the output of the other stage begins its transition. The RC elements are arranged
so that they are effective on alternate clock transitions, only one being effective
at any given transition. By appropriately selecting the delays provided by the RC
elements it is possible to generate a two phase clock output in which the two phases
are effectively non-overlapping.
[0004] Each stage of the bistable circuit may comprise a pair of NOR gates. Each NOR gate
may comprise a pair of MOS transistors with a common load transistor. Each cross coupling
path may include a high resistance transfer MOS transistor which provides the resistance
of the RC element, the capacitance being provided by the gate of one of the MOS transistors
of the NOR gate.
[0005] A feature of the present invention is that one of said load transistors may be arranged
to be driven by the clock signal and the other by the inverse of the clock signal.
[0006] The present invention is particularly suitable for fabrication in MOS 5V N-channel
technology.
[0007] The invention will be described now by way of example only with particular reference
to the accompanying drawings. In the drawings:
Figure 1 is a circuit diagram of a clock generator in accordance with the present
invention,
Figures 2(a) to 2(c) are waveform diagrams illustrating the waveforms at various points
in the circuit of Figure 1, and
Figures 3 and 4 illustrate another embodiment of a clock generator in accordance with
the present invention.
[0008] Referring to Figure 1 a two phase clock generator comprises a basic bistable circuit
formed from a pair of NOR gates 10 and 11. The NOR gate 10 comprises a pair of MOS
transistors 12, 14 which have a common load transistor 15 and the NOR gate 11 comprises
a pair of MOS transistors 15, 16 which have a common load transistor 17. The output
from the NOR gate 10 is coupled to an input gate of the NOR gate 11 by way of a high
resistance transfer MOS transistor 18 and the output from the NOR gate 11 is coupled
to an input gate of the NOR gate 10 by way of a high resistance transfer MOS transistor
20. The gates of the MOS transistors 18 and 20 are each connected to supply line V
which is set at +5 volts.
[0009] It will thus be seen that the cross coupling paths of the bistable circuit each include
an RC element in which the resistance is provided by the MOS transistor 18, 20 and
the capacitance is provided by the gate of the MOS transistor 14, 15 of the NOR gate.
[0010] The other input 19 to the NOR gate 10 is from a source of clock signals by way of
a line 22 and the other input 21 to the NOR gate 11 is the inverted clock signal,
the inversion being carried out by a transistor 25. It will be noted that the gate
of the load transistor 17 is connected to receive the clock signal and the gate of
the transistor 15 is connected to receive the inverted clock signal. With this arrangement,
+5 volts is produced on the gate of a load transistor for a logic 0 to 1 transition.
This means that a faster edge.speed is obtained than in the case of a conventional
arrangement of load transistor in which the gate and source are connected together.
On the logic 1 to 0 transition, logic 0 volts is applied to the gate of the load transistor
and the speed of the discharge for a given size of transistor is then dependent only
on the size of the driver transistor. Overall the arrangement produces a fast edge
speed with full logic swing and minimal power consumption. The output loads are represented
by
CL
.
[0011] The operation of the circuit will be described now with reference.to Figure 2. Figure
2(a) shows the clock signal on line 22 (waveform 28) and the inverted clock signal
(waveform 29) applied to one input of the NOR gate 11. Considering the situation when
the clock signal 28 is low, then the node shown at D in Figure 1 is at logic 1 and
the node B of the NOR gate 15 is at logic 0 since the inverted clock signal is high.
This means that the output represeated by ø
2 is high and the output represented by ø1 is low. The transistor 12 is constructed
so that when the clock signal 28 switches from a low to a high condition as represented
by the transition 30, the node D discharges to a low condition in a relatively short
time as represented by the transition 31 (Figure 2(b) ). Now the transistor 18 has
a relatively high resistance so that the capacitance of the gate of the transistor
15 is slow to discharge as represented by the line 32 (Figure 2(b) ). It will be noted
that initially this gate is charged to a voltage of V - V
TH where V
TH is a typical threshold voltage for MOS logic. This means that after the gate of transistor
16 goes low due to the transition of the inverted clock signal the potential at the
node B does not commence to rise appreciably because of the slow discharge of the
gate of the transistor 15. If this condition exists for a period of to nsecs after
the discharge of the node D, then CR is made equal to fx t
o nsecs where f is appropriately chosen to provide a delay which is such that ideally
the node B begins to rise at about the same time the node D has settled to logic 0
(see waveform diagrams 2b and 2c). There is a small degree of overlap represented
by shaded area 36 but this occurs at a voltage which is well below the nominal threshold
voltage V
TH of any logic circuits. Thereafter the node B rises rapidly under the dynamic pull
of its associated load MOS transistor as shown by the transition 37 (Figure 2(c) ).
[0012] A similar sequence of events occur at the high to low transition of the clock signal.
This is also illustrated in the waveforms of Figure 2. It will be seen that the potential
at the node B falls rapidly as shown by transition 38 by way of the transistor 16
whilst because of the high resistance provided by transistor 20 the capacitance of
the gate of the transistor 14 discharges only slowly as shown by the waveform 39.
The effect of this is that the potential at the node D does not start to rise until
the potential at node B has reached the logic 0 level. There is a small area of overlap
as represented by the shaded area 40 but again this is at a potential which is well
below the threshold level.
[0013] Thus it will be see that the circuit of Figure 1 produces a two phase clock signal
in which the two phases are effectively non-overlapping. The generator is particularly
suitable for driving low capacitive loads of say less than approximately 5 pf and
can be implemented in MOS 5V N-channel technology.
[0014] As described the high resistance gates 18 and 20 are enhancement-type transistors.
It will be appreciated that other types of device could be used. For example the gates
could be depletion type devices in which case the transistors 14 to the voltage V.
[0015] The arrangement shown in Figure 1 is for driving low capacitive loads of typically
5 pf or less. An arrangement which can drive loads of up to 30 pf is shown in Figures
3 and 4. Figure 3 shows schematically the basic bistable arrangement which comprises
gate circuits 110 and 111 and produces an output having two phases ø
1 and ø
2. Each gate circuit 110, 111 is shown in detail in Figure 4 and includes a pair of
MOS transistors 112, 114 which operate in the manner described for transistors 12,
14 of Figure 1. Transistor 120 is a high resistance transistor corresponding to transistor
20 of Figure 1 to provide the RC element in the cross coupling path. The output from
the other gate circuit of the bistable is received at terminal A1 and clock signals
are fed to terminal A2.
[0016] It will be seen that the output of the circuit shown in Figure 4 includes a push-pull
arrangement comprising transistors 130 and 131. This arrangement gives the circuit
the ability to drive the higher capacitance load. Capacitor 132 is a feedback capacitor
to provide the necessary drive signals for the transistors.
1. A clock generator having a two phase output (Ø1, Ø2) comprising a bistable circuit having two stages (10, 11) in which the output of
each stage is cross coupled to one input of the other stage, each stage having a second
input one (19) of which is arranged to receive a clock signal, the other (21) of which
is arranged to receive the inverse of the clock signal, characterised in that each
cross coupling path includes an RC delay element (18, 20) which is so arranged that
at a transition of said clock signals the output of one of said stages (10, 11) completes
its transition substantially at the same time as the output of the other stage begins
its transition.
2. A clock generator as claimed in claim 1 characterised in that the RC elements (18,
20) are arranged so that they are effective on alternate clock transitions, only one
being effective at any given transition.
3. A clock generator as claimed in claim 2 characterised in that each stage (10, 11)
of the bistable circuit comprises a NOR gate.
4. A clock generator as claimed in claim 3 characterised in that each NOR gate (10,
11) comprises a pair of MOS transistors (12, 14; 15, 16) with a common load transistor
(15, 17).
5. A clock generator as claimed in claim 4 characterised in that each cross coupling
path includes a high resistance transfer MOS transistor (18, 20) which provides the
resistance of the RC element, the capacitance being provided by the gate of one of
the MOS transistors (14, 15) of the NOR gate.
6. A clock generator as claimed in claim 4 or claim 5 characterised in that one of
said load transistors (17) is arranged to be driven by the clock signal and the other
(15) by the inverse of the clock signal.