TECHNICAL FIELD
[0001] This invention concerns electrically addressable display panels, and panel devices
for the display of characters - for example numerals,symbols or alphabet characters.
Such panels and panel devices have application to calculator and instrument panel
display and typically such panels incorporate an electrically sensitive medium - for
example a medium of liquid crystal material - enclosed between sets of opposing electrodes
defining several adjacent display areas. Each display area-or-unit comprises several
display segments, various of which may be driven ON by the application of an appropriate
electrical address to the electrodes defining those segments, to display any particular
one of a set of characters. The invention is concerned particularly, although not
exclusively, with panels and panel devices incorporating a dyed phase change liquid
crystal material as the electrically sensitive medium.
BACKGROUND ART
[0002] Display panels incorporating 7-segment (7-bar figure-of-
Pight) and 8-segment (7-bar figure-of-eight + decimal point) display units are well
known, used both in calculators and digital instruments. Low-power consumption liquid
crystal medium display panels are also well known, particularly those using the twisted
nematic effect or the dynamic scattering effect.
[0003] Two forms of panel address are also well known, discrete address and time multiplexed
address. For direct discrete address, the 7- segment display requires seven discrete
front plane electrodes for each display unit and a common back-plane electrode. Where
more than a few display units are required, the number of connections to the panel
electrodes becomes prohibitively large. In general, the larger the number of connections,
the lower is the production yield, and the higher is the production cost. This form
of address therefore has very restricted application. On the other hand the number
of connections required for time multiplexed address can be considerably smaller.
For this the display segments of each display unit are defined by seven shaped electrodes
front and back, various of these shaped electrodes being interconnected (eg GB Patent
Specification No 1596 705). However, in this technique selected segments are driven
ON for only part of the address signal cycle, and the driving fields or voltages are
changed between a maximum level and a minimum but finite level to drive the segments
either ON or OFF. The ratio of maximum to minimum level is however limited and depends
on the time multiplexed technique adopted. Furthermore the minimum level must be of
sufficiently low level that segments are not inadvertently driven ON. Many liquid
crystal media exhibit a low threshold above which the media changes to an ON state,
a threshold often sensitive to temperature. Thus to optimise maximum level it is often
necessary to incorporate electronic compensation for temperature change, accepting
increase in unit costs. Certainly it is difficult, if not impossible, to achieve the
angle of view, brightness, and contrast performance achieved by direct discrete address.
[0004] Panels incorporating dyed phase change liquid crystal media can provide attractive
displays with excellent angle of view, good contrast, and reasonable brightness. Also
for different colour choice, a wide range of dyes can be used; there is a wide choice.
However, these media usually have a rapid response, and exhibit substantial hysteresis
- ie the voltages required to turn OFF segments ON, and ON segments OFF, can differ
markedly, and the acceptable drive level minimum can be exceptionally low, making
time multiplexed address techniques impractical.
[0005] Brief mention is made here of display panels, panels other than multi-segment display
panels, that utilise isogonal signals for their address. GB Patent No. 1,526,266 discloses
a matrix display panel using three isogonal address signals, in particular three sinusoidal
signals of like frequency and amplitude but which differ from each other in phase
by + 120
0. This panel may be used to display characters - for example the letter "L", but to
do this the .signals must be applied to the electrodes in a defined time sequence.
The displayed character "L" is depicted by selected matrix elements that are held
"OFF" against a background of all other matrix elements that are held "ON". It is
a disadvantage that representative elements are held "OFF" for only part of the time,
thus though to the observer's eye all representative elements may appear to be OFF
simultaneously, the contrast is less than optimum. Better contrast is obtainable using
the address technique disclosed in GB Patent Application No 2,001,794A, a technique
using pseudo-random binary sequence (p.r.b.s.) coded address signals. According to
this technique a different p.r.b.s. signal is applied to each of the matrix row electrodes,
and selected row signals are applied to the matrix column electrodes. Thus all matrix
elements, except one selected in each column, are driven "ON". This technique is useful
for displaying single valued waveforms, but since only one element per column may
be used for display representation, this technique is not-readily applicable to character
display. P.r.b.s. coded address signals have also been used for index pointer displays
- eg for clock and meter displays - cf GB Patent Application No 2,044,975A.
DISCLOSURE OF THE INVENTION
[0006] This invention is intended to provide a remedy. In the panel display devices, means
are provided to drive 0N display segments continuously, using a different address
technique. Furthermore using this technique, a minimum level of zero is attained and
the maximum level is limited only by choice, allowing choice of level to optimise
panel angle of view, brightness and contrast.
[0007] According to the invention there is provided a multi-character multi-segment electrically
addressable display device, capable of displaying each one of a plurality of different
display characters, the members of a character set, each at a plurality of adjacent
locations, the device comprising:-
a display panel having two sets of electrodes one each side of an electrically sensitive
medium, each set mounted on a supporting substrate;, and,
panel address means connected to the display panel electrodes to apply continuous
isogonal address signals thereto;
one set of electrodes overlapping the other set to define a plurality of display character
segments at each location; wherein at each location electrodes of the one set are
each associated with a different group of one or more segments, at least one electrode
being associated with a group of two or more segments, and, wherein each electrode
of the other set extends between and across each location, and is associated with
no more than one segment in each group of segments, at least one electrode being associated
with a plurality of groups at each location; the panel address means being responsive
to control so to apply different isogonal signals to electrodes associated with selected
segments to hold all the selected segments at each location ON simultaneously, and
to apply identical isogonal signals to electrodes associated with non-selected segments
to hold all the non-selected segments at each location OFF.
[0008] An isogonal set of signals has the property that the root mean square average difference
of any two members of the set, is of constant value. This term is intended to include
a set of orthogonal signals. Examples are Walsh function signals and pseudo-random
binary sequence (p.r.b.s) coded waveform signals.
[0009] Using these signals, the medium is driven ON wherever different signals are applied
to opposite electrodes. The amplitude of the signals is therefore chosen to give a
difference level of sufficiently high magnitude. Thus for example, using as medium
- dyed phase change liquid crystal material - this level is chosen to be above threshold
maximum and is preferably chosen to have a value near or in excess of the saturation
level to give optimum brightness. Like signals are applied to the opposite electrodes
of all OFF segments, and result in a zero level difference.
[0010] The character display may be combined with a quasi-analogue display, for example
a car dashboard display such as that described in co-pending GB Patent Application
No 81.28733, or an analogue watch or meter display such as that described in GB Patent
Application No 2,044, 975A, all electrodes being incorporated on common substrates,
the character and analogue displays using a common signal generator.
BRIEF INTRODUCTION OF THE DRAWINGS:
[0011] In the accompanying drawings:-
Figure 1 shows (a) the display segment arrangement of a 7-bar display unit,
and, (b) the display segment arrangement of an 8-bar display unit, a simple modification
of the 7-bar display unit;
Figure 2 shows (a) a character fount adopted for displaying the numerals 0 to 9 by
the 7-bar display unit,
and, (b) a modification of the numeral 1 display, adopted for the 8-bar display segment
arrangement of figure l(b) above;
Figure 3 shows (a) a segment correlation graph corresponding to the conventional 7-bar
segment arrangement and the character fount shown in figure 2(a) above,
and, (b) a sub-graph derived from this correlation graph;
Figure 4 is a plan drawing of a 7-bar display unit showing an optimal electrode connection
configuration for the front and back electrodes, a configuration suitable for isogonal
signal address;
Figure 5 shows (a) a segment correlation graph corresponding to the 8- bar segment
arrangement and the character fount including the modified numeral 1 display of figure
2b above,
and, (b) a sub-graph derived from this latter correlation graph;
Figures 6 and 7 are plan drawings of the back and the front electrodes, respectively,
for a display panel having several adjacent 8-bar segment display units;
Figure 8 is a circuit diagram of the control electronics adopted for a display panel
having eight adjacent 8- bar segment display units with electrodes connected and arranged
in the manner shown in the preceding figures 6 and 7; and
Figure 9 is a cross-section drawing of a liquid crystal medium display panel, a panel
incorporating the electrodes shown in the preceding figures 6 and 7.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0012] Embodiments of the invention will now be described, by way of example only, with
reference to the accompanying drawings.
[0013] Using an address comprising several isogonal waveform drive signals, it is possible
to reduce the number of external connections required for a character display unit,
provided that the unit is required to display characters comprising a restricted character
set - for example the set of numeric characters, the numerals "0" to "9".
[0014] There are many ways of connecting the front and the back electrode parts of a display
unit,but only some of these configurations are in general suitable for displaying a
particular character set. A systematic approach is therefore needed to define suitable
connection configurations, and to select from these a configuration allowing a mini-
'mum number of external connections. In the following text, a general design approach
is adopted and it is illustrated by two examples - firstly the approach is applied
to a 7-segment display unit, and, secondly, it is applied to a modified display unit,
an 8-segment display unit.
[0015] Consider then the first of these examples, a 7-segment display unit required to display
the numeric characters, the numerals "0" to "9". The arrangement of the seven display
segments is of conventional figure-of-eight form comprising seven segments a to g
arranged as shown in figure l(a). The character fount for the numerals "0" to "9"
that may be displayed by this arrangement of seven segments is shown in figure 2(a).
The different display segments a to g are provided by the overlap of a set of front
electrodes and a set of back electrodes disposed either side of an electrically sensitive
medium, and depending on the address that is applied to opposed segments, each segment
will be driven ON or OFF. Different segments are driven ON for each displayed character.
The different segments that are driven to display each of the characters "0" to "9"
are summarised in Table 1 appearing below. In this table he "ON" segments are represented
by logic symbol "1" and "OFF" segments by logic symbol "0".
[0016] The exponent symbol "E" may also be represented by 7-segment display. The different
segments driven for this character are also shown at the foot of this table.

[0017] Thus all segments are driven "ON" to represent numeral "8"; segments a, b, c and
f are driven "ON" to represent numeral "7"; and so forth. It is noted that numeral
"1" display corresponds to ON segments b and c only.
[0018] The many ways in which seven front electrodes can be grouped and interconnected are
summarised in Table 2 appearing below. In this table the number of electrodes connected
to form a group is represented by a number and the number of groups of like dimension
is represented by a superscript. For example, where the electrodes are partitioned
to form two pairs of connected electrodes and a single group of three connected electrodes,
this partition is represented by the label 2
2.3. The numbers of connections required for a display panel incorporating firstly
a number N of adjacent units, and secondly eight display units, are shown in the right
hand columns of the table:-

[0019] The design problem therefore is to determine which of these partitions will allow
display of the character set, and which one of the suitable partitions will result
in a minimum number of external connections. The selection of suitable partitions
can be much simplified, using as a starting point the SUM, the matrix shown in table
1. This matrix is inspected to determine which segment electrodes may be paired together
- those segments which are never required to be driven OFF together. This may be done
by comparing columns of the matrix two at a time, associating only those segments
which are represented by columns for which no rows contain logic "0" in both columns.
[0020] Alternatively, for computational purposes, the complement matrix formed by changing
0 → 1 and 1 → 0 may be used, treating each column as a multi-dimension vector and
associating those segments corresponding to orthogonal vectors. This then results
in a list of associated segments as follows:-
(a,b); (a,c); (b,c); (b,d); (b,f); (b,g); (c,d); (c,e); (c,g). [*Note: For the extended character set "0" to "9" and "E", the segments (b,c) are not
associated and would not be included in the above list.]
[0021] These groupings for convenience are represented by a correlation graph - see figure
3(a), formed by treating each segment as a graph vertex and joining the vertices of
associated segments. The allowed partitions can then be deduced by inspecting the
correlation graph. This graph is decomposed, by cutting lines, to form complete sub-figures:
points, lines, triangles, etc, and each sub-figure having the property that every
vertex is joined to every other vertex of the sub-figure. One such decomposition is
shown in sub-graph figure 3(b). The correlation graph (figure 3(a)) has been decomposed
into three point sub-figures (d), (e) and (f) and two line sub-figures (a,b) and (e,g).
This is not a unique solution, for other decompositions lead to other different partition
groupings, eg:-
(a,b); (c,e); (d); (f); (g); and (b,g); (c,e); (a); (d); (f); etc.
[0022] This decomposition and the other decompositions given above are all examplesof the
partition 1
3 2
2. The sub-graph shown however, groups nearest neighbour segments a and b, c and g,
and is thus convenient to implement as a configuration design for the front-plane
electrodes. This design is implemented as shown in bold outline in figure 4.
[0023] The display is addressed by having a single data electrode for each electrode group
- ie. each sub-figure, and separate strobe electrodes carrying different isogonal
strobe waveforms for each vertex of the sub-figure. Since the strobe waveforms can
be used over again for the different sub-figures, the minimum number required is only
the largest sub-graph dimension occurring in the decomposition - in this case only
two. Thus an N-digit display - ie a display having N adjacent display units - using
the decomposition grouping shown in sub-graph figure 3(b), requires only (3+2).N +
2 connections, a reduction of 2N-1 connections over direct drive. Just as the decomposition
of the correlation graph is not in general unique, neither is the assignment of strobe
functions to back place electrodes. One possible assignment of strobe signals (f
l,f
2) is given as follows:-

[0024] Thus, in the back-plane one common strobe electrode, the fl-strobe electrode, is
associated with display segments a, e, f and g; whilst a second common strobe electrode,
the f
2-strobe electrode, is associated with display segments b, c and d. See figure 4, where
the f
1-, and f
2- back plane electrodes are shown in broken outline.
[0025] Although in this particular case the design of artwork to implement the arrangement
of figure 4 is feasible, in general solutions may be generated which are difficult
or impossible to implement without unacceptable cross-overs in the electrodes. It
is in general desirable therefore to enumerate the possible solutions both to minimise
the connection count and to choose electrode interconnections that are topologically
possible and geometrically convenient. In general, the most favourable solutions will
be those that decompose the correlation graph into sub-figures of approximately equal
dimensions.
[0026] Alternative optimal electrode interconnections for the "front" electrode segments,
suitable for isogonal signal address, other 1
3 2
2 partitions,are listed as follows:-

[0027] Each of these arrangements of the "front" electrodes may be combined with any arrangement
of "back" electrodes in which each member of each of the pairs of "front" electrodes
overlaps a different "back" electrode. For example, in the first arrangement of interconnections
listed above the allowed overlaps are of the form:-

where, preferably, either f
3 = f
1 and
f4 = f2 or
f3 = f2 and
f4 = f and the "front" electrodes for segments (e), (f) and (g) may overlap with any "back"
electrode.
[0028] In the particular case described thus far, the connection count for an 8-digit 7-bar
segment display is 42, fifteen less connections than are required for direct address.
[0029] Notwithstanding this reduction in the number of external connections required, the
connection count is still relatively high. It can be shown that this is due to the
low segment usage associated with the display of the character "1". Further improvements
may be achieved by increasing the character "1" segment usage, introducing an extra
segment and modifying the character fount.
[0030] Thus, in this the second example, an 8-segment unit instead is used to display the
numerals "0" to "9". This unit includes seven segments a to g arranged in figure-of-eight
form as in the previous example figure l(a), but it also includes an eighth segment
h to the right and at the foot of the unit, adjacent segment d - see figure l(b).
The character fount now used is similar to the fount shown in figure 2(a) except that
the form for display of numeral "1" has been modified as shown in figure 2(b). Thus
the numeral "1" is displayed by driving ON display segment a, b, c, d and h and not
merely segments b and c as before. The modified usage matrix for this display is shown
in table 3 appearing below:-
[0031] The correlation graph for this 8-bar display, derived as before by comparing columns,
is shown in figure 5(a). Comparing the two correlation graphs - figs 3(a) and 5(a),
it can be seen that the connectivity of this new graph is higher. More convenient
solutions can now be found. One possible decomposition is shown in figure 5(b). This
shows the display segments partitioned as follows:-

[0032] The front-plate data electrodes defining the display segments a to h are shown in
figure 7. A single shaped electrode is associated with segments a, b and g, another
electrode with segments c and e, another with segments d and f, and a fourth electrode
with segment h. Each display unit therefore requires only 4-data address electrodes.
To simplify illustration, only twoadjacent units are shown in the figure.
[0033] The group of largest dimension, the group (a,b,g) includes three segments, thus a
minimum of three electrodes are required on the back-plane to apply the required strobe
address. One suitable choice of electrode layout is shown in figure 6, the strobe-function
assignment chosen being as follows:-

[0034] Thus the back-plane electrodes are associated one with segment a, another with segments
b, f and e, and a third with segments g, c, d and h. This particular arrangement is
convenient because the electrodes of adjacent display units may be joined in a continuous
series, using the arrangement of figure 6 as a repeat pattern. The different partitions
of an 8-segment unit are tabulated below - table 4 - and for the chosen partition
J.2
2.3 - the number of external connections required for 8-digit display is 35, a further
elimination of some seven external connections.

[0035] The character display may be used as part of a more comprehensive display - for example,
as the digital display part - the. odometer or odometer/tripmeter display part - of
a car dashboard display. An analogue car dashboard display driven by isogonal waveform
signals is described in co-pending GB Patent Application No 81. 28733. The digital
display described may be incorporated as a useful addition to this display, and since
strobe connections are already provided for analogue display, only 32 additional connections
are required for 8-digit display - eg 3-digit tripmeter and 5-digit odometer.
[0036] A control circuit for driving the 8-digit 8-bar segment display is shown in figure
8. In this circuit a 16-bit static shift register 101 is used to generate the isogonal
waveform signals - in fact pseudo-random binary sequence (prbs) signals - required
to strobe the three back-plane electrodes. The pseudorandom sequencing is introduced
by feedback; the third register output line Q
2, and the fifth output line Q
4, ie two of the sixteen output lines Q
O to Q15, are connected to the register input D via an exclusive OR gate 103. To introduce
self-starting capability, the first four output lines of the register 101, lines Q
to Q
3, are coupled to this same input D via a NOR gate 105 and both OR and NOR gate outputs
connected to this input D by an additional OR gate 107. Sixteen orthogonal prbs waveform
signals are generated, one on each line Q to Q
15' when clock pulses derived and divided down from a master clock CP are applied to
the clock input C of the register 101. This shift register 101 is somewhat larger
than would be required to produce three strobe signals. However, the larger register
101 described here generates as many signals as may be required for analogue display
- here sixteen as required for the analogue display described in co-pending patent
application GB 81.28733.
[0037] The output lines Q
o to Q
2 of the register 101 are connected to the three back-plane electrode connections,
the connections for the f
1f
2f
3- electrodes (cf figure 6) via drive amplifiers (not shown). The prbs waveforms are
repeated after every thirty-one bits.
[0038] Selected orthogonal prbs signals for driving the 8 x 4 front-plane electrodes are
synthesised bit by bit using a 512 x 4-bit pre-programmed read-only memory ROM 109
which serves four 8-bit shift-and-store bus registers 111 to 114, the data input D
of each of these registers 111 to 114 being connected to the four read outputs Q
o to Q
3 of the ROM 109. The eight bus line outputs Q
o to Q
7 of each of these registers are connected via drive amplifiers (not shown) to a different
one of the eight display units; each register is dedicated to serve a different one
of the four front-plane electrodes of each display unit. Thus the first bus line output
Q of each register 111 to 114 is connected to the most significant digit display unit;
........; the last bus line output Q
7 of each register 111 to 114 is connected to the least significant digit display unit.
The first register 111 serves the front-plane electrodes corresponding to the segments
a,b and g;.........; the fourth register 114 serves the front-plane electrodes corresponding
to segment h.
[0039] The ROM 109 memory is pre-programmed in sixteen blocks of 32 x 4 bits - each block
is dedicated to the display of a particular character. For display of the ten numerals
"0" to "9" only ten of these blocks therefore are utilised. In each block, each row
of 32 bits - in fact only 31 bits in each case are utilised - replicates a 31 bit
prbs waveform, one of the waveforms produced by the shift register 101 output lines
Q
o to Q
2 or one other waveform orthogonal to these - eg the waveform on output line Q
3, whichever is required by the particular one of the four front-plane electrodes served
by that row for display of the character particular to that block. The ROM 109 has
nine address inputs A
o to A
8. The address on four of these inputs A
5 to A
8 determines the memory block from which stored data is read. At any one time, the
address on these inputs A
5 to A
8 is a 4-bit word coded for a particular character to be displayed. The particular
4 bits read from the four read outputs Q
o to Q
3 of the ROM 109, chosen from the addressed block, one bit from each 31-bit row, are
dependent on the phase of the generated strobe signals, this phase being indicated
by a five-bit address on the remaining address inputs, inputs A
o to A4. This five-bit address is provided from the outputs Q
o to Q
4 of a 5-bit binary counter 115. This counter 11.5 is clocked at the same rate as the
shift register 101 at one eighth the master clock frequency. The clock signal for
this counter 115, and for the shift register, are derived from the master clock CP
via a divide-by-eight 3-bit counter 117 and an inverter 119. The reset input R of
the 5-bit counter 115 is connected to the output of NOR-gate 105 via a reset OR-gate
120 to enable start reset. The five output lines Q to Q
4 of the 5-bit counter 115 are connected to an AND-gate 121, the output of the AND-gate
121 to the reset input R of the 5-bit counter 115 via the reset OR-gate 120. This
restricts the counter 115 to a 0 to 30 count. The counter is reset every 31 clock
pulses.
[0040] The remaining components of this circuit are provided for the storage of input data,
for addressing the ROM 109 and for co-ordinating events. The circuit has three input
lines, one for data, one for data clock signal, and one for data valid signal. Input
data is presented as a serial coded signal 32-bit long, ie 8 x 4-bit words, each word
coded for the particular display character that is to be displayed by a corresponding
one of the eight display units. This data is clocked into the temporary store, a 4-bit
series/parallel shift register 122 under the control of the data clock CD. The data
temporarily stored in this register is read out, one 4-bit word at a time and written
into a data store, a random access memory RAM 123. The read/write mode of this RAM
123 is controlled by a monopulse signal derived from the data clock CD via a divide-by-four
2-bit binary counter 125, an inverter 127, a monopulse delay 129 and a monostable
131. Each data word stored in the shift register 122 is written into a selected memory
address of the RAM 123 following every fourth data clock pulse. The memory address,
which is incremented following each write pulse, is selected by a 3 x 2:1 multiplexer
133. The multiplexer 133 is clocked at one quarter of the data clock frequency, the
clock signal being derived from the data clock CD via the 2-bit counter 125, the inverter
127 and a monostable 135. The output of multiplexer 133 is determined by a 3-bit counter
137 clocked at one quarter of the data clock frequency. The clock pulses for this
counter 137 are provided from the inverting output Q of the monostable 135.
[0041] Both the 2-bit counter 125 and the 3-bit counter 137 are reset at start of data,
ie when the data valid line goes Hi, the reset inputs R of these counters being connected
to the data valid line via a monostable 139.
[0042] The multiplexer 133 is also connected to the 3-bit counter 117, and when switched
to relay the signals on the output of this counter 117, provides .the read-out address
for RAM 123.
[0043] Operation of this circuit will now be described:-
LOADING DATA
[0044]
1. The DATA VALID line rises Hi at start of data and resets counters 125 and 137.
2, The data clock CD clocks data bits into the S/P shift register 122 and clocks the
2-bit counter 125.
3. On the fourth data clock pulse, the delay monostable 129 and monostable 131 are
activated and the multiplexer 133 is switched.
4. The RAM R/W delay monopulse 129 times out first and clocks pulse mono 131 to activate
the R/W input of the RAM 123 to write the contents of the S/P shift register 121 into
RAM address 000.
5. The delay mono 135 to the 3-bit counter 137 then times out and changes the 3 x
2:1 multiplexer back to read address counters 117 and clocks the 3-bit binary counter
137 to output the write address 001.
6. Steps 2 to 5 are repeated a further seven times to load successive words from the
S/P shift register 122 into addresses 001 to 111 of the RAM 123.
7. The data is now loaded in the RAM 123, the DATA VALID line goes Lo and the data
clock line remains Lo.
DISPLAYING DATA
[0045]
1. The 16-bit static shift register 101 is self-starting and outputs sixteen 31-bit
prbs waveform signals on its output lines Qo to Q15, one bit every eight master clock pulses. On start, the 5-bit binary counter 115
is reset and counts 0 to 30 in synchronism with the prbs bit rate - ie at one eighth
of the master clock frequency.
2. The master clock CP clocks the 3-bit read address counter 117 to output sequentially
the data values stored in the RAM 123.
3. These address the address inputs A5 to A8 of the ROM 109 and cause the appropriate bits of the desired prbs waveforms to be
loaded into the four shift-and-store bus registers 111 to 114. These registers 111
to 114 are then strobed at one eighth of the master clock frequency by a monostable
141 connected to the inverter 119 following the read address counter 117. The 5-bit
binary counter 115 is incremented so that the next bits of the desired prbs waveforms
are output from the ROM 109 during the next eight master clock pulses.
[0046] Details of a preferred panel construction now follow. The display panel shown in
figure 9 is in the form of a lecithin aligned dyed phase change cell 201 incorporating
a layer 203 of liquid crystal material. This material is of D82.E61 blue dyed nematic
liquid crystal to which has been added approximately 3.9% by weight of CB15 cholesteric
liquid crystal material. The blue anthraquinone dichroic dye D82 is given by the structural
formula:-

[0047] This dye - 4, 5-diamino-2, 7-di-isobutyl-l, 8-dihydroxy anthraquinone- is described
in UK Patent Application No GB. 2,081,736A,
[0048] The liquid crystal materials E61, CB15 and the dyed nematic material D82.E61 are
listed in the trade catalogues of BDH Ltd, Poole, Dorset, England.
[0049] The liquid crystal layer 203 is enclosed between two glass support plates 205 and
207 and to approximately 9 microns thick to give an acceptable theshold voltage characteristic
of about 5 volts. The plates 205 and 207 are each 4mm thick and have been coated with
30 Ω/□ indium tin oxide, and etched to give the electrode configuration shown in figures
6 and 7 above, the electrodes front and back, 209 and 211, overlapping to define eight
adjacent display units. The back plate 207 of the panel cell 201 is backed by a white
card reflector 213. This reflector 213 has been tinted slightly yellow to give a neutral
gray colour appearance in the display background.
[0050] For this panel the data clock rate chosen is approximately 32kbaud giving a load
time of approximately 1 msec. The frame rate is around 30 Hz to give flicker free
display, the master clock running therefore at 31 x 8 x 30 = 8 kHz. Whilst the loading
and display sequences may overlap and as a consequence signal data may become corrupted,
the load time is so small -- approx 1 msec - that in practice the effect is imperceptible.
[0051] In general terms, for the 8-segment display of figure l(b) above, the optimal electrode
interconnections of "front" electrodes suitable for isogonal-signal address are listed
below:-

[0052] The latter two of the above arrangements are less favourable than the first for it
is difficult to design simple electrode patterns having the desired connectivity.
[0053] Each of these arrangements of the "front" electrodes may be combined with any arrangement
of "back" electrodes in which each member of each set of connected "front" electrodes
overlaps a different "back" electrode. For example, in the first arrangement of interconnections
listed above the allowed overlaps are of the form:-

where preferably f.
4,f
5 are two different members of the set f
1,f
2,f
3 and likewise f
6,f
7 and furthermore the eleccrode associated with segment h may overlap any "back" electrode.
[0054] Examples of 7-segment and 8-segment display of the numeral characters "0" to "9"
have been discussed above. The invention is however not so limited and is applicable
to displays using other segment content and design, and for displaying other characters.
[0055] Decimal point indication can be included readily for either the 7-segment display,
as shown in figure 4 (broken outline) or the 8- segment display, as shown in figures
6 and 7 (broken outline) by including an additional segment, segment i. This requires
one additional electrode for each display location. For the 7-segment display, this
electrode can be designed to overlap with either the f
1 common "back" electrode or the f
2 common "back" electrode (as shown in figure 4). This corresponds to the signal assignment:-

[0056] For the 8-segment display, this electrode can be designed to overlap with either
the common electrode bearing f
2 (Q
1 of figure 6, as shown) or f
3 (Q
2 of figure 6). Based on this arrangement, the signal assignment is:-

[0057] [It is noted that the electrodes Q
o,Q
l (figure 6) are configured to avoid any overlap with the i-segment electrode (figure
7) at other parts of the display area.]
[0058] Although the invention disclosed here has particular advantages for driving displays
based on the dyed or undyed cholesteric-to-nematic phase change effect, it may also
be advantageous for devices using nematic or long pitched cholesteric materials. Thus
for example the method described hereinbefore may be preferred to multiplexed drive
for variable birefringence displays or single polariser guest-host displays. Furthermore,
the invention may be used for applications using low voltage circuitry or requiring
wide temperature operation. Low threshold materials such as E24LV or E31LV (supplied
by BDH Chemicals Ltd) or wide temperature range materials such as biphenyl. mixtures
(see GB Patent No 1452826) for example the materials E43, E
44 (supplied by EDH Chemicals Ltd) may be used.
[0059] It is to be understood that the terms "front" and "back" as applied to the electrodes
hereinbefore have no special significance. The terms however serve only to distinguish
those electrodes that are associated with particular display locations (the "front"
electrodes shown in figures 4 and 7) from those electrodes that are common to all
adjacent locations (the "back" electrodes shown in figures 4 and 6).
1. A multi-character multi-segment electrically addressable display device, capable
of displaying each one of a plurality of different display characters, the members
of a character set, each at a plurality of adjacent locations, the device comprising:-
a display panel (201) having two sets of electrodes (209, 211) one each side of an
electrically sensitive medium (203), each set mounted on a supporting substrate (205,
207); and,
panel address means (fig. 8) connected to the display panel electrodes (209, 211)
to apply, in response to control, appropriate address drive signals thereto;
one set of electrodes (209) overlapping the other set (211) to define a plurality
of display character segments (fig. 1) at each location; wherein at each location
electrodes of the one set (209) are each associated with a different group of one
or more of the segments (a to g), at least one electrode (209) being associated with
a group of two or more of the segments (fig 4; fig 7), and, wherein each electrode
of the other set (211) extends between and across each location, and is associated
with no more than one segment (a to g) in each group of segments, at least one electrode
(211) being associated with a plurality of the groups at each location;
the device being characterised in that:-
the panel address means (fig. 8) includes a signals source (101 to 107) to provide
as drive signals a set of continuous isogonal signals, the segment connectivity of
the electrodes (209, 211) being identical at each location and such that for each
display character the display segments corresponding thereto (fig. 2) can be held'ON simultaneously upon application of different isogonal signals to the electrodes
(209, 211) associated therewith, and the non-selected segments for each display character
can be held OFF simultaneously upon application of identical isogonal signals to the
electrodes (209, 211) associated therewith.
2. A display device as claimed in claim 1 above, being a device capable of displaying
each one of the plurality of different display characters, the members of one of the
character sets: the numerals "0" to "9", or the numerals "0" to "9" and the exponent
symbol "E", wherein the electrodes (209, 211) define by their overlap seven display
Segments (a) to (g) arranged in a figure-of-eight formation (fig. 1 (a)) at each location,
and the electrodes of the one set (209) aforementioned are associated with two pairs
of connected segments (eg a & b; c & g) and three isolated segments (eg d, e, f) at
each location (fig. 4).
3. A display device as claimed in claim 2 above wherein the electrodes of the one
set (209) aforementioned are associated with two pairs of connected segments, paired
segments (a) and (b), (g) and (c) - and three isolated segments, the segments (d),
(e) and (f) at each location (fig. 4).
4. A display device as claimed in claim 3 above wherein the electrodes of the other
set aforementioned include one electrode (fl)associated with all segments (a), (e),
(f) and (g); with another electrode (f2) associated with all segments (b), (c) and
(d) - (fig. 4).
5. A display device as claimed in claim 1 above, being a device capable of displaying
each one of the plurality of different display characters, the members of one of the
character sets: the numerals "0" to "9", or the numerals "0" to "9" and the exponent
symbol "E"; wherein, the electrodes (209, 211) define by their overlap eight display
segments (a) to (h) at each location (Fig. l(b)) the seven display segments (a) to
(g) being arranged in a figure-of-eight formation, and the remaining segment (h) being
disposed at the foot of this figure adjacent to segments (c) and (d), at each location.
6. A display device as claimed in claim 5 above, wherein the electrodes of the one
set (209; Fig 7) aforementioned are associated with groups of segments as follows:-
(a, b & g); (c & e); (d & f); and, (h), respectively.
7. A display device as claimed in claim 6 above, wherein the electrodes of the other
set (211; Fig. 6) aforementioned include one electrode (QO) associated with all segments (a); another electrode (Ql) associated with all segments (b), (e) and (f); and, another electrode (Qz) associated with all segments (c), (d), (g) and (h).
8. A display device as claimed in any one of the preceding claims 1 to 7, wherein
the one set (209; Fig 7) of electrodes aforementioned includes further electrodes,
at least one at each location, these further electrodes overlapping an electrode of
the other set (211; Fig 6) aforementioned to define at each location a segment (i)
for the display of a decimal point.
9. A display device as claimed in any one of the preceding claims 1 to 8, wherein
the different isogonal signals are pseudo- random binary sequence code signals.
10. An analogue and character combination display comprising a character display device
as claimed in any one of the preceding claims, the panel including additional electrodes
each side of the medium, these defining by their overlap an analogue display area;
wherein the electrodes of the other set (211) aforementioned extend across this area
and in common with other of the additional electrodes on the same substrate (207)
are connected to the panel address means (fig. 8) and share a common isogonal address
signals source (101).