[0001] The present invention relates to a pulse frequency multiplier for multiplying an
input pulse frequency using bipolar transistors.
[0002] Conventionally, various types of frequency multipliers which use bipolar transistors
are known. For example, a simple circuit which is readily arranged as an integrated
circuit is disclosed in Japanese Patent Publication (Kokoku) No. 56-45459 issued to
E. Taira and assigned to Matsushita Denki Sangyo. As shown in Fig. 1, a triangular
wave voltage B is generated by a constant current source 1 and a capacitor 2. The
voltage B is pulsated by a voltage level switch 3. The pulse signal from the voltage
level switch 3 is frequency-divided by a flip-flop 4 which then produces pulse signals
A and A. A current control switch 5 is controlled in accordance with the pulse signal
A, thereby controlling a period of the voltage B. The voltage B is also supplied to
a differential amplifier 6 which then produces triangular wave signals B and B of
opposite phases. The signals B and B are both supplied to differential amplifiers
7 and 8. The signal A is supplied to the differential amplifier 8 and the signal A
is supplied to the differential amplifier 7. Output pulses C7 and C8 from the differential
amplifiers 7 and 8 respectively are coupled to a buffer transistor 9, and a composite
voltage is obtained.
[0003] However, in the frequency multiplier of the type described above, the triangular
wave voltage is simply generated and multiplied. No method is described which receives
and multiplies an arbitrary pulse signal. Furthermore, since the triangular wave voltage
is generated by an open loop, a triangular wave voltage which is proportional to the
magnitude of the input pulse cannot be produced, resulting in inconvenience. In other
words, it is impossible to multiply the frequency of an input pulse.
[0004] It is, therefore, an object of the present invention to provide a pulse frequency
multiplier for generating an output pulse which is obtained by multiplying a frequency
of an input pulse having any duty ratio.
[0005] According to an aspect of the present invention, there is provided a pulse frequency
multiplier comprising: a flip-flop for receiving and frequency-dividing an input pulse
signal; a triangular wave generating capacitor; a triangular wave generator for switching
the charging and discharging currents of said triangular wave generating capacitor
in accordance with a frequency-divided output pulse from said flip-flop so as to allow
said triangular wave generating capacitor to generate a triangular wave voltage having
the same period as the frequency-divided output pulse; and a multiwindow comparator
for receiving the triangular wave voltage from said triangular wave generator and
for generating a plurality of pulses during one period of the triangular wave voltage.
[0006] According to the pulse frequency multiplier having a circuit arrangement described
above, a triangular wave voltage associated with an input pulse signal can be generated,
and the triangular wave voltage can be converted to a plurality of pulses. Therefore,
multiplication can be performed for any input pulse signal. Furthermore, since the
triangular wave voltage is controlled by the frequency-divided pulse which is obtained
by frequency-dividing the input pulse signal, multiplication can be performed for
an input pulse signal having any duty ratio.
[0007] This invention can be more fully understood from the following detailed description
when taken in conjunction with the accompanying drawings, in which:
Fig. 1 is a block diagram showing a conventional frequency multiplier;
Fig. 2 is a block diagram showing the basic arrangement of a pulse frequency multiplier
according to the present invention;
Fig. 3 is a circuit diagram of a pulse frequency multiplier according to an embodiment
of the present invention;
Fig. 4 is a timing chart for explaining the mode of operation of the pulse frequency
multiplier shown in Fig. 3;
Fig. 5 is a graph showing the experimental results for the input frequency vs output
frequency characteristics of the multiplier shown in Fig. 3; and
Fig. 6 is a circuit diagram showing a modification of a multiwindow comparator shown
in Fig. 2.
[0008] Fig. 2 shows the basic arrangement of a pulse frequency multiplier according to the
present invention. The frequency of an input pulse signal is halved by a flip-flop
10. The frequency-divided pulse from the flip-flop 10 controls a current direction
changeover switch 11, thereby controlling charging and discharging of a capacitor
C. A triangular wave voltage which has a period twice that of the input pulse signal
(i.e., the same period as that of the frequency-divided pulse signal) is generated
in accordance with charging/discharging of the capacitor C. When the triangular wave
voltage is supplied to a multiwindow comparator 12 which has four inverting or threshold
voltages, the multiwindow comparator 12 produces a multiplied pulse signal. Reference
numeral 13 denotes a triangular wave generator.
[0009] Fig. 3 shows a pulse frequency multiplier according to an embodiment of the present
invention. The overall arrangement will be described first. Reference numeral 30 denotes
a first power source line to which a positive power source voltage V is supplied;
31, a second power source line which is grounded; 10, a flip-flop for producing a
frequency-divided pulse signal B which is obtained by frequency-dividing an input
pulse signal A supplied from a pulse signal input terminal 33; 11, a current direction
changeover switch which comprises a resistor R121 and a transistor Q121 and is switched
by the output pulse signal B from the flip-flop 10; 35, a current source circuit controlled
by the switch 11 such that the direction of current from the current source circuit
35 is reversed; C, a triangular wave generating capacitor connected between the output
end of the current source circuit 35 and the ground line or the second power source
line 31 so as to generate a triangular wave voltage V2 upon charging and discharging;
and 12, a multiwindow comparator which receives the triangular wave voltage V2 from
the capacitor C. Reference numeral 37 denotes a monostable multivibrator which receives
the output pulse signal B from the flip-flop 10 to generate a differentiation pulse
signal D of 0.1 µs pulse width at the leading edge of the output pulse signal B. Reference
numeral 38 denotes an initial value setting circuit which receives the differentiation
pulse signal D. When the differentiation pulse signal D is kept high, the initial
value setting circuit 38 is kept ON so as to set as an initial value (a base-emitter
voltage V
BE of an npn transistor) a voltage across the two ends of the capacitor C. Reference
numeral 39 denotes a reference voltage generator for generating a reference voltage
VR (e.
g., 9V
BE) which sets a peak value of the triangular wave voltage V2. Reference numeral 40
denotes a voltage comparator for comparing the reference voltage VR and the triangular
wave voltage V2. If V2 > VR, the voltage comparator 40 produces an output signal of
high level. Reference numeral 41 denotes a voltage control circuit which receives
an output signal from the voltage comparator 40 so as to lower a control voltage Vl
of a control voltage generating capacitor Cl. The voltage control circuit 41 comprises
a resistor R101 and a transistor Q101 which later is kept ON when the output signal
from the voltage comparator 40 is kept high. The capacitor Cl is charged from the
first power source line 30 through a resistor Rll. The control voltage Vl appearing
across two ends of the capacitor Cl falls within a range between 0 V and V
cc, Reference numeral 42 denotes a voltage/current converter which comprises a transistor
Qlll which receives the control voltage Vl and a resistor Rlll which is connected
to the emitter of the transistor Qlll. The voltage/current converter 42 converts the
control voltage Vl to a current I corresponding thereto. An output current I from
the current source circuit 35 is determined in accordance with the output current
I from the voltage/current converter 42.
[0010] The detailed arrangement and the mode of operation of the component parts described
above will be described hereinafter. In the current source circuit 35, the emitters
of transistors Q131, Q133 and Q134 are commonly connected to the first power source
line 30 through resistors R131, R132 and R133, respectively. The bases of the transistors
Q131, Q133 and Q134 are commonly connected to each other and to the emitter of a transistor
Q132. The collector of the transistor Q132 is grounded, and the base thereof is connected
together with the collector of the transistor Q131 to the output end of the voltage/current
converter 42. The collector of a transistor Q135 and the base of a transistor Q136
are connected to the collector of the transistor Q133. The collector of the transistor
Q134 is connected to the collector of a multiemitter transistor Q137 having two emitters.
The base of the transistor Q137 is connected to the base of the transistor Q135 and
to the emitter of the transistor Q136. The collector of the transistor Q135 is connected
to the output end of the changeover switch 11.
[0011] When the changeover switch 11 is opened, the current I flows in the transistors Q131,
Q133, Q134 and Q135. A current 2I flows in the transistor Q137. As a result, the current
I flows from the capacitor C to the transistor Q137. On the other hand, when the changeover
switch 11 is closed, no current flows to the base of the transistor 137, which is
then turned off. The current I from the transistor Q134 flows in the capacitor C,
which is then charged.
[0012] In the initial value setting circuit 38, a level shift circuit comprises transistors
Q151 and Q152. The transistor Q151 is grounded through a series circuit of a resistor
R151 and a transistor Q153. The transistor Q152 is connected to the first power source
line 30 through a resistor R152. The emitter of the transistor Q152 is grounded through
a transistor Q154 whose base and collector are connected to each other. The base of
the transistor Q153 is connected to the output end of the monostable multivibrator
37 through a resistor R153. The emitter of the transistor Q151 is connected to the
capacitor C.
[0013] When the positive differentiation pulse signal D is supplied from the monostable
multivibrator 37 to the initial value setting circuit 38, the transistor Q153 is turned
on, and the voltage across the capacitor C is kept at the initial value (the base-emitter
voltage V
BE of the transistor Q151). The transistor Q153 is kept OFF during any other time interval.
[0014] In the reference voltage generator 39, a series circuit of resistors R141, R142 and
R143 is connected between the first and second power source lines 30 and 31. The collector
and base of a transistor Q141 are respectively connected to the two ends of the resistor
R142. The emitter of the transistor Q141 is grounded. The ratio of the resistance
of the resistor R142 to that of the resistor R143 is 8 : 1. Therefore, the collector
voltage of the transistor Q141 is 9 (= 1 + 8) time the base-emitter voltage thereof
(i.e.,
VBE).
[0015] In the multiwindow comparator 12, a multiemitter transistor Q165 has four emitters.
The collector of the transistor Q165 is connected to the power source line 30. The
first emitter of the transistor Q165 is grounded through a voltage divider of resistors
R161 and R162, the second emitter thereof is grounded through a series circuit of
resistors R163 and R164, the third emitter thereof is grounded through resistors R165
and R166, and the fourth emitter thereof is grounded through resistors R167 and R168.
A node (voltage division point) between the resistors R161 and R162 is connected to
the base of a transistor Q161. A node between the resistors R165 and R166 is connected
to the collector of a transistor Q162 and to the base of a transistor Q163. A node
between the resistors R167 and R168 is connected to the collector of the transistor
Q163 and to the base of a transistor Q164. The collector of the transistor Q164 is
connected to a pulse signal output terminal 43 and to the power source line 30 through
a resistor R169. The emitters of the transistors Q161 to Q164 are commonly grounded.
The base of the transistor Q165 is connected to the power source line 30 through a
resistor R170, and is also connected to the emitter of a transistor Q166. The collector
of the transistor Q166 is grounded, and the base thereof is connected to the emitter
thereof through a resistor R171. Furthermore, the base of the transistor Q166 is connected
to the emitter of a transistor Q167. The collector of the transistor Q167 is grounded,
and the base thereof receives the triangular wave voltage V2 from the capacitor C.
[0016] The ratio of the resistance of the resistor R167 to that of the resistor R168 is
2 : 1; the ratio of the resistance of the resistor R165 to that of the resistor R166
is 4 : 1 ; the ratio of the resistance of the resistor R163 to that of the resistor
R164 is 6 : 1; and the ratio of resistance of the resistor R161 to that of the resistor
R162 is 8 : 1. Therefore, when a base voltage V
B of the multi-emitter transistor Q165 is 4V
BE or lower, the transistors Q161 to Q164 are kept OFF and an output voltage at the
pulse signal output terminal 43 is kept high. When the base voltage VB falls within
the range of 4V
BE < V
B ≦ 6V
BE, only the transistor Q164 goes high and output voltage from the output terminal 43
then goes to low level. When the base voltage V
B falls within a range of 6V
BE < V
B ≦ 8V
BE, the transistor Q163 is turned on, so that the transistor Q164 is turned off. Thus,
the output voltage from the output terminal 43 goes to high level. When the base voltage
V
B falls within a range of
8VBE < V
B ≦ 10V
BE' the transistor Q162 is turned on, so that the transistor Q163 is turned off, but
the transistor Q164 is turned on. Then, the output voltage from the output terminal
43 goes to low level. When the base voltage V
B satisfies 10V
BE < V
B, the transistor Q161 is turned on, so that the transistor Q162 is turned off. The
transistor Q163 is then turned on, so that the transistor Q164 is turned off. The
output voltage from the output terminal 43 goes to high level. The output voltage
from the output terminal 43 is inverted every time the base voltage V
B from the multi-emitter transistor Q165 exceeds 4V
BE, 6V
BE, 8V
BE, and 10V
BE' respectively. Therefore, the output voltage of the multiwindow comparator 12 is inverted
every time its input end receives a voltage exceeding voltages (i.e., 2VBE,
4VBE' 6V
BE and 8V
BE) which are lower than the voltage V
B by 2V
BE, that is, the base-emitter voltage of the transistors Q166 and Q167. Therefore, the
multiwindow comparator 12 has four threshold voltages.
[0017] The mode of operation of the circuit shown in Fig. 3 will be described with reference
to the timing chart shown in Fig. 4. When the input pulse signal A is supplied to
the pulse signal input terminal 33, the frequency of the input pulse signal A is halved
by the flip-flop 10. A frequency-divided signal B from the flip-flop 10 is supplied
to the monostable multivibrator 37 which then produces a differentiation pulse signal
D. This signal D is then supplied to the initial value setting circuit 38. The voltage
V2 across the capacitor C is set to be V
BE (= 0.7 V). When the pulse signal B is kept high, a current I flows from the current
source circuit 35 to the capacitor C under the control of the changeover switch 11.
Therefore, the voltage V2 across the capacitor C linearly increases. However, when
the pulse signal B goes low, the current I flows from the capacitor C to the current
source circuit 35. The voltage V2 across the capacitor C then linearly decreases.
Therefore, the triangular wave voltage V2 is generated from the capacitor C to have
the same period as that of the pulse signal B (i.e., a period twice that of the period
of the input pulse signal A).
[0018] In the steady state, the peak value of the triangular wave voltage V2 is feedback-controlled
to be a reference voltage 9V
BE (≒ 6.3 V) generated by the reference voltage generator 39. When the triangular wave
voltage V2 exceeds the reference voltage VR, the voltage comparator 40 produces an
output signal of high level, thereby turning on the transistor Q101 of the voltage
control circuit 41. When the transistor Q101 is turned on, the voltage Vl across the
capacitor Cl decreases, and the output current I from the voltage/current converter
42 decreases. The discharging current of the capacitor C then decreases, thereby decreasing
the peak value of the capacitor C. Since the output signal from the voltage comparator
40 is kept low until the steady state is obtained, the voltage control circuit 41
is kept OFF. The voltage Vl across the capacitor Cl gradually increases since a charging
current flows through the resistor Rll. The output current I from the voltage/current
converter 42 gradually increases. The output current I is determined by equation (1):
I = (VI - VBE)/R111 ...(1)
[0019] The output voltage from the multiwindow comparator 12 is inverted at inverting or
threshold voltages of 2VBE, 4VBE,
6VBE and 8V
BE when the input triangular input voltage V2 is changed in a cycle of 1V
BE (initial value), 9V
BE (peak value) and 1VBE. Therefore, pulse signals of four periods can be generated
while the triangular wave signal of one period is supplied. The triangular wave signal
has a frequency half of that of the input pulse signal A, so that the frequency of
the pulse signal output from the multiwindow comparator 12 is doubled with respect
to the input pulse signal A. In this case, since the threshold voltages of the multiwindow
comparator 12 are set to be 1V
BE, 4V
BE,
6VBE and 8
VBE within the amplitude (1V
BE to
9VBE) of the triangular wave signal in units of V
BE (i.e., 1/8, 3/8, 5/8 and 7/8), and the threshold voltages have equal separation intervals
of 2V
BEI the duty ratio of the pulse output is 50%, thereby obtaining uniform output pulse
signals.
[0020] In the multiplier described above, since the input pulse signal A is frequency-divided
by the flip-flop 10 to obtain the frequency-divided pulse signal B which is then used
to control the switching of the changeover switch 11, the duty ratio of the input
pulse signal A need not be predetermined. For example, even if an input pulse signal
has a small duty ratio and a small pulse width, this pulse can be multiplied. Furthermore,
the pulse signal B is used to perform initial setting of the triangular wave voltage
V2 so as to achieve proper synchronization, thereby performing proper multiplication.
[0021] A breadboard test was carried out for the circuit shown in Fig. 3. The output current
I from the voltage/current converter 42 was changed to 1 µA, 10 µA, 100 µA and 1 mA,
respectively, and the frequency of the input pulse signal A was changed in a wide
frequency range (1,000 times) of 100 Hz, 1 kHz, 10 kHz, and 100 kHz. According to
the breadboard test, it was found that multiplication of the pulse signal could be
stably performed. The test results are shown in Fig. 5 in which the characteristics
for an input signal frequency f
IN vs an output signal frequency f
OUT are shown. Period T of the input pulse signal A is given as follows:
T = (C·V)/I ...(2) where C is the capacitance of the capacitor C, I is the charging/discharging
current thereof, and V is the peak value (= 8VBE) across the capacitor C.
[0022] Therefore, if the voltage V across the capacitor C is about 6.3 V, and the capacitance
of the capacitor C is 0.002 µF, the input frequency f
IN of the input pulse signal supplied to the multiplier falls within the following range:
89 Hz < fIN < 89 kHz
[0023] The above range coincides with the test results shown in Fig. 5. Therefore, the multiplier
of this type can be used as a low-frequency multiplier when the capacitance of the
capacitor C is increased. However, this multiplier can also be used as a high-frequency
multiplier when the capacitance of the capacitor C is decreased.
[0024] Fig. 6 shows a modification of a multiwindow comparator. A common input voltage Vin
is supplied to voltage comparators 61, 62, 63 and 64 which respectively have reference
voltages Vrl, Vr2, Vr3 and Vr4, where Vrl < Vr2 < Vr3 < Vr4. Outputs from the voltage
comparators 61, 62, 63 and 64 are supplied to the bases of transistors Ql, Q2, Q3
and Q4 through resistors Rl, R2, R3 and R4, respectively. The emitters of the transistors
Ql, Q2, Q3 and Q4 are commonly grounded. The collector of the transistor Q4 is connected
to the base of the transistor Q3. The collector of the transistor Q3 is connected
to the base of the transistor Q2. The collector of the transistor Q2 is, in turn,
connected to the base of the transistor Ql. An output pulse signal from the multiwindow
comparator is produced from the collector of the transistor Ql. Even in a circuit
having a plurality of voltage comparators and logic circuits, the same effect can
be obtained in the same manner so as to have four inverting voltages Vrl, Vr2, Vr3
and Vr4 as in the case of the above-mentioned multiwindow comparator.
1. A pulse frequency multiplier for multiplying a frequency of an input pulse signal,
characterized in that said multiplier comprises:
a flip-flop (10) for receiving and frequency-dividing the input pulse signal (A);
a triangular wave generating circuit (13) having a triangular wave generating capacitor
(C) for switching charging and discharging currents (I) of said triangular wave generating
capacitor (C) in accordance with a frequency-divided output pulse (B) from said flip-flop
(10) so as to allow said triangular wave generating capacitor (C) to generate a triangular
wave voltage (V2) having the same period as the frequency-divided output pulse (B);
and
a multiwindow comparator (12) for receiving the triangular wave voltage (V2) from
said triangular wave generator (13) and for generating a plurality of pulses during
one period of the triangular wave voltage.
2. A multiplier according to claim 1, characterized in that said triangular wave generator
(13) comprises a first current source (I) for supplying a charging current to said
triangular wave generating capacitor (C), a second current source (I) for allowing
said triangular wave generating capacitor (C) to discharge from a charged potential,
and a current direction changeover switch (11) controlled by the frequency-divided
output pulse (B) from said flip-flop (10).
3. A multiplier according to claim 2, characterized in that said triangular wave generator
(13) further comprises a circuit for determining minimum and maximum values of the
triangular wave voltage (V2).
4. A multiplier according to claim 3, characterized in that said triangular wave generator
(13) comprises:
a first power source line (30) to which a positive power source voltage (VCC) supplied;
a second power source line (31) which is grounded;
said current direction changeover switch (11) driven by the frequency-divided output
pulse (B) from said flip-flop (10);
a current source circuit (35), a direction of an output current which is switched
by said current direction changeover switch (11);
said triangular wave generating capacitor (C) connected between an output end of said
current source circuit (35) and said second power source line (31) and charged/discharged
so as to generate the triangular wave voltage (V2);
a differentiator for differentiating the frequency-divided pulse (B) from said flip-flop
(10);
an initial value setting circuit (38) for receiving an output from said differentiator
so as to set the triangular wave voltage (V2) across said triangular wave generating
capacitor (C) at an initial value;
a reference voltage generator (39) for generating a reference voltage to set a peak
value of the triangular wave voltage (V2);
a voltage comparator (40) for comparing the reference voltage from said reference
voltage generator (39) with the triangular wave voltage (V2) and for supplying a comparison
output signal to a voltage control circuit (41);
a control voltage generating capacitor (Cl), a control voltage of which is decreased
by said voltage control circuit (41); and
a voltage/current converter (42) for converting the control voltage from said capacitor
(Cl) to a current corresponding to the control voltage so as to thereby set an output
current from said current source circuit (35).
5. A multiplier according to claim 4, characterized in that said current direction
changeover switch (11) comprises a transistor (Q121), a collector and emitter of which
are connected between said current source circuit (35) and a second power source line
(31), and a resistor (R121) connected to a base of said transistor (Q121) and an output
end of said flip-flop (10).
6. A multiplier according to claim 4, characterized in that said current source circuit
(35) comprises:
a first transistor (Q131), an emitter of which is connected to a first power source
line (30) through a first resistor (R131) and a collector of which is connected to
said voltage/current converter (42);
a second transistor (Q132), an emitter-base path of which is connected to a base-collector
path of said first transistor (Q131) and a collector of which is connected to a second
power source line (31);
a third transistor (Q133), a base of which is connected to a base of said first transistor
(Q131), an emitter of which is connected to said first power source line (30) through
a second resistor (R132), and a connector of which is connected to said current direction
changeover switch (11) and to said second power source line (31) through a collector-emitter
path of a fourth transistor (Q135);
a fifth transistor (Q134), a base of which is connected to the base of said first
transistor (Q131), an emitter of which is connected to said first power source line
(30) through a third resistor (R133), and a collector of which is connected to one
of electrodes of said triangular wave generating capacitor (C) and also to said second
power source line (31) through a collector-emitter path of a sixth transistor (Q137)
having multi-emitters; and
a seventh transistor (Q146), a base of which is connected to a node between the bases
of said third and fourth transistors (Q135, Q133), a collector of which is connected
to said first power source line (30), and an emitter of which is connected to the
bases of said third and fifth transistors (Q135, Q137).
7. A multiplier according to claim 4, characterized in that said differentiator comprises
a monostable multivibrator (37).
8. A multiplier according to claim 4, characterized in that said initial value setting
circuit (38) comprises:
a first transistor (Q151), a collector of which is connected to a first power source
line (30), and an emitter of which is connected to one of the electrodes of said triangular
wave generating capacitor (C) and also to a second power source line (31) through
a first resistor (R151) and a collector-emitter path of a second transistor (Q153);
a second resistor (R153), connected between a base of said second transistor (Ql53)
and an output end of said differentiator;
a third transistor (Q152), a base of which is connected to a base of a first transistor
(Q151), and a collector of which is connected to a base thereof and to said first
power source line (30) through a third resistor (R152); and
a fourth transistor (Q154), a collector-emitter path of which is connected between
the emitter of said third transistor (Ql52) and said second power source line (31),
and a base of which is connected to a collector thereof.
9. A multiplier according to claim 4, characterized in that said reference voltage
generator (39) comprises first, second and third resistors (R141, R142, R143) which
are connected in series between a first power source line (30) and a second power
source line (31); and a transistor (Q141), a collector of which is connected to a
node between said first and second resistors (R141, R142), an emitter of which is
connected to said second power source line (31), and a base of which is connected
to a node between said second and third resistors (R142, R143), a voltage appearing
at the node of said first and second resistors (R141, R142) being supplied as a reference
potential (VR) to said voltage comparator (40).
10. A multiplier according to claim 4, characterized in that said voltage control
circuit (41) comprises a transistor (Q101), a collector and an emitter of which are
respectively connected to two ends of said control voltage generating capacitor (Cl),
and a resistor (R101) connected between a base of said transistor (Q101) and an output
end of said voltage comparator (40).
11. A multiplier according to claim 4, characterized in that said voltage/current
converter (42) comprises a transistor (Qlll), a collector of which is connected to
said current source circuit (35), an emitter of which is connected to a second power
source line (31) through a resistor (Rlll), and a base of which is connected to one
of the electrodes of said control voltage generating capacitor (Cl).
12. A multiplier according to claim 1, characterized in that said multiwindow comparator
(12) has a plurality of inverting voltages which hold predetermined relationships
with each other in units of a base-emitter voltage (VBE) of a transistor thereof.
13. A multiplier according to claim 12, characterized in that said multiwindow comparator
(12) comprises a multi-emitter transistor (Q165); resistor voltage division circuits
having resistors which correspond to emitters of said multi-emitter transistor (Q165)
so as to provide different voltage division ratios, respectively; and a plurality
of transistors (Q161 to Q164), bases of which are respectively connected to voltage
division points of said resistor voltage division points and emitters of which are
commonly connected to each other, collectors of said transistors among said plurality
of transistors (Q161 to Q164) having the bases which are connected to said resistor
voltage division circuits which have larger ones of the voltage division ratios being
sequentially connected to the bases of said transistors connected to said resistor
voltage division circuits which have smaller ones of the voltage division ratios,
an output pulse signal being produced from a collector of said transistor whose base
is connected to said voltage division circuit which has a smallest one of the voltage
division ratios.
14. A multiplier according to claim 12, characterized in that said multiwindow comparator
(12) comprises a plurality of voltage comparators (61 to 64), one end of each of which
receives reference voltages (Vrl to Vr4) having different voltage levels and the other
end of each of which receives an output signal from said triangular wave generator
(13) and a plurality of transistors (Ql to Q4), bases of which receive output signals
from said voltage comparators (61 to 64) through resistors (Rl to R4), respectively,
and emitters of which are commonly connected to said second power source line (31),
collectors of said plurality of transistors respectively receiving output signals
from said voltage comparators which receive higher ones of the reference voltages
which are sequentially connected to the bases of said plurality of transistors respectively
receiving output signals from said voltage comparators which receive lower ones of
the reference voltages, and an output pulse signal being produced from a collector
of said transistor (Ql) among said plurality of transistors (Ql to Q4) which is connected
to said voltage comparator (61) among said voltage comparators which receives a lowest
one of the reference voltages.