BACKGROUND OF THE INVENTION
[0001] The present invention relates generally to remote sensing and control systems and,
specifically, to a detection and alarm system employing a plurality of remote sensing
units which are directly connected to a central monitoring and control center.
[0002] There is presently a growing requirement for providing large buildings with systems
which can detect emergency conditions. For example; in large apartment or office buildings,
smoke detectors and the like may be located throughout the building with each detector
then being connected to a central monitoring console, which is to be manned at all
times. While the very first systems of this kind required each individual sensing
unit to be directly connected by dedicated wires to the central control and monitoring
console, various methods of reducing the number of wires needed to interconnect the
units with the central console are now known.
[0003] It is important to reduce the number of interconnecting wires not only to reduce
material costs, but also to reduce the amount of labor and time involved in installing
the fire detection system into the building.
[0004] One approach toward reducing the large number of wires needed to connect to a multiplicity
of sensors is disclosed in U.S. patent 3,921,168, assigned to the assignee hereof.
In that patent a system is shown which can permit a plurality of remote units to be
connected in parallel to the monitoring and control center by a plurality of signal
carrying wires, a monitoring wire, and a control wire. The number of remote units
monitored and controlled may be as many as 2
n, where n is the number of signal carrying wires comprising the above-mentioned plurality.
While this system afforded a major reduction in the number of interconnection wires
necessary in large installations employing many remote sensing units, it may be seen
that a relatively large number of signal carrying wires would still be required if,
say, five hundred sensors are involved.
[0005] Another approach to reducing the number of wires required to connect a plurality
of fire detection transponders to a central station is set forth in U.S. Patent 4,067,008,
wherein DC pulses are used to interrogate the plurality of sensors, each sensor and
its associated transponder employs a counter which counts the interrogation pulses
and will respond only after the particular interrogation pulses corresponding to the
count assigned to that transponder have been received.
[0006] Another approach to decreasing the number of interconnection wires involves transmitting
a specific word over a data bus to the sensing unit, in order to determine the status
of each of the sensing units. Although this approach appears promising, a relatively
large data bus is required by the system. Alternatively, time division multiplex (TDM)
systems can be used for interrogating, in the manner generally known to the communications
industry, a number of transponders connected to a central monitoring station.
[0007] While all of these systems are effective in reducing the number of interconnections
required, they attendantly involve complex electronic units to code and decode the
digital words and/or to provide time division multiplexing.
[0008] Another disadvantage in prior sytems has been the inability of the system to cope
with a grounded monitoring line. A grounded monitoring line can result from an integrated
circuit failure, a shorted output transistor in the transponder, or a short to the
building ground. A grounded monitoring line causes all devices to go into alarm and
to call the Fire Department. This is an undesirable false alarm condition.
SUMMARY OF THE INVENTION
[0009] The present invention provides a system wherein a plurality of remote sensing units,
up to five hundred twelve, are connected to a central control and monitoring console
by only four interconnecting wires. Specifically, the remote units are connected in
parallel to the monitoring and control center by a data receiving wire, a control
signal wire, a clock wire, and a sync wire. Use of only four wires is made possible
in the present invention by providing a system wherein a clock signal is converted
to a plurality of signals of progressively doubled wave lengths or, conversely, the
frequency is successively halved. All of these coded address signals are sent to a
display unit; however, only the serial clock signal is sent up the building. Other
convertors are located up the building for converting the serial clock signals into
the identical set of coded address signals which were generated by the first convertor.
A synch signal is employed to synchronize all of the convertors in the inventive system.
Each remote unit is provided with a specific code and is identified by selectively
routing one or more signals through invertors located at each unit, so that the signals
trigger the device in the particular time slot assigned to each remote unit. According
to the open, closed, or grounded status of the particular remote sensing unit, a logic
device sends a signal through the data receiving or monitoring wire for each unit
in its specific time slot. The central control and monitoring console then sequentially
monitors each remote unit in its individual time slot and inaicates the status of
all remote units to the operator. Each remote unit, in addition to its sensing function
can include a relay which can be activated by a control signal from the control and
monitoring console during the time slot for that unit. To achieve this computing means
may be programmed to activate the relays of one or more of the remote units at the
approprirate time slot.
[0010] The apparatus according to the present invention generates serial clock pulses which
are converted in a serial to parallel convertor to a parallel address. This address
is forwarded to a monitoring display, a control section, and a comparator section
in the central console. The address is logically compared and when all of the addresses
have been produced a sync pulse is produced, which is used to reset all serial to
parallel convertors. The sync pulse is issued to the display and to the remote sensing
circuitry, thereby causing all address lines to return to a zero state.
[0011] A strobe signal is produced which clocks the data to the display control and comparator
sections. The clock and sync signals are sent up the building to each remote location,
where they are reshaped and fed to a serial to parallel convertor. The addresses produced
by the convertor are fed to the individual transponders.
[0012] The input circuitry of each remote sensing device compares two fixed microvolt reference
signals derived from the least significant bit (LSB) of the address from the serial
to parallel convertor, with the return signal from the sensing device and its end/of
line component. The comparator unit senses for opens (trouble), grounds (trouble),
normal, and alarms. A loss or reduction of return current indicates trouble or ground,
and an increase in return current indicates an alarm. The outputs of the comparator
unit are fed to a corresponding exclusive OR gate. The comparator unit operates such
that if the signal is the same as that sent out to the remote device, then there is
no change in the output of the exckusive OR, a normal is indicated, and a normal signal
is sent. If the return signal is steady high, then the outputs of the comparator will
cause a trouble signal to be sent to the control center in the time frame corresponding
to that device. If the return signal has an increase in current, the comparator units
feed this level shift to the exclusive OR gate. The result is an alarm signal being
sent back to the central console.
[0013] Programmable read only memories (PROM) may also be used advantageously to send control
signals on the control line to energize relays at the remote collection panels. It
is also advantageous to use an eight-bit multiplexer provided with a number of manually
actuatable switches, which permit selection of at least one of the remote actuating
units. When the multiplexer sees the selected address, a control signal is placed
on the control line, so that only the relay whose time slot corresponds to the multiplexer
output will be energized.
[0014] Additionally, a computing means such as a minicomputer can be used so that all control
signals are derived from the computer's control logic. It is these control signals
that are used, for example, to operate relays to shut down fans and to recall elevators.
The kind of alarm, e.g., Manual Station, Elevator, Smoke, etc. will be displayed by
the PROM package, as well as the on floor where the alarm originated and on the floor
directly above. The local Fire Department can also be notified by a signal produced
by the computer. The system can be easily programmed so that, if the computer fails,
an audible and visible signal is produced. It is also possible to use the computer's
own diagnostics to cause it to display or print out the kind of failure it is experiencing.
[0015] Therefore, it is an object of the present invention to provide a remote sensing and
control system wherein the number of electrical interconnections between the sensing
system and the indication system is minimized.
[0016] It is another object of the present invention to provide a remote sensing and control
system wherein the sensing units are connected in parallel and are in communication
with a central control and monitoring panel by means of only four lines.
[0017] It is a further object of the present invention to provide a remote sensing and control
system wherein the sensing units are self checking and the status thereof may be constantly
monitored.
[0018] The manner in which these and other objects are accomplished by the present invention
will become clear from the following detailed description.
BRIEF DESCRIPTION OF THE DRAWINGS
[0019]
Fig. 1 is a block diagram showing the general operation of the present invention;
Fig. 2 is a block diagram showing the present invention in more detail;
Figs. 3A, and 3B comprise a schematic circuit diagram of the present invention;
Fig. 4 is a schematic circuit diagram of the sensing unit identification system utilized
in the present invention;
Fig. 5 is a schematic showing the comparators unit of Fig. 3B in more detail;
Fig. 6 is a graph of the waveforms showing the clocks generated time intervals in
the present invention; and
Fig. 7 is a graph of the waveforms indicating the outputs from a remote unit in its
various states.
BREIF DESCRIPTION OF THE INVENTION
[0020] Fig. 1 is a block diagram showing the main functional units of the present invention.
In order for the present invention to permit communications between a plurality of
remote sensing devices and a central control console, the present invention teaches
the use of serial to parallel convertors producing address signals, which have a progressively
doubled wave length or, looked at another way, a progressively halved frequency. In
the diagram of Fig. 1, the basic clock signal is generated in the central console
unit, shown generally at 10. The control console unit 10 also includes a serial to
parallel convertor 12. The portion of the invention corresponding to the central console
unit 10 produces a clock signal or serial address signal on line 14 and a sync signal
on line 16, which are both fed to a corresponding serial to parallel convertor 18.
There is a serial to parallel convertor located at each group of remote sensing units,
represented generally by a remote collection panel 20. The functions of the clock
signal 14 and sync signal 16 will be explained in more detail hereinbelow. Additionally,
when one or more remote actuating devices are employed, control signals for controlling
the operation of such devices are sent from the central console on line 22. The data
from the remote sensing units appears on line 24 which is termed a monitoring line.
The arrowheads on the various interconnecting lines in Fig. 1 indicate the origin
and termination of the four main signals of the present invention.
[0021] Fig. 2 shows the block diagram of Fig. 1 in more detail. Specifically, all addresses
and timing are derived from a clock unit 40, which in this embodiment has a frequency
of 7.2 KHz. This clock 40 can be a quartz crystal controlled oscillator. The output
signal from the clock 40 is fed on line 42 to a divide by eight counter 44. The divide
by eight counter 44 produces a signal on line 46 which is 900 Hertz. This signal from
the divide by eight counter 44 is fed on line 46 to a serial to parallel convertor
unit 48 , which produces ten parallel output signals on multilines 50. These outputs
correspond to the ten address lines, denoted as A through J. By means of these ten
lines, up to 1024 different addresses are possible in a binary system. These lines
50 are connected both to a comparator section 52 and to a display section 54. The
specific waveforms of certain of the ten lines 50, A through J, will be shown hereinbelow.
[0022] The comparator section 52 operates as a ten input AND gate and serves to determine
when all ten of the different address signals have been produced by the serial to
parallel convertor 48. The comparator section 52 produces an output signal on line
56 which resets the serial to parallel convertor 48. Upon receiving the reset signal
on line 56 the serial to parallel converter 4S begins to reissue anew the set of ten
identifying signals on multilines 50.
[0023] As pointed out above, each remote unit is assigned a particular address, represented
by the instantaneous values of the ten different signals in ten preselected time slots,
and it also has a corresponding indicator lamp (not shown) in the display unit 54.
When each remote unit is addressed in turn depending upon the state of the signal
on line 55, the display unit 54 will indicate a normal, trouble, or alarm condition.
[0024] The signal on line 56, which acts as the reset signal, is also employed as the sync
signal on line 16 of Fig. 1. Thus, line 56 is one of the four lines which are fed
up the building to the groups of remotely located sensing units. Similarly, the output
signal on line 46 from the divide by eight counter 44 comprises the clock signal,
which appeared on line 14 in Fig. 1. This clock signal on line 62 is also one of the
four lines which are fed up the building.
[0025] A strobe signal having a frequency of 1.8 KHz is placed off from the divide by eight
counter 44 prior to the point internal to the counter where the 900 Hz output signal
is produced. This strobe signal on line 58 is fed to the display unit 54 to synchronize
the display and also to PROM, computer, and multiplexer units, shown generally at
60. The specific interconnections will be shown in more detail hereinbelow. Also,
as may be seen, the output of the serial to parallel convertor 48 on line 50, which
comprises address lines A through J, is also fed to the computer and PROM units 60.
These units 60 produce the control signals on line 62, which was line 22 in Fig. 1.
As will be explained hereinbelow, the control signal on line 62 may be used to pull
up a remotely located actuating device and is thus directly connected to the remnote
unit, located generally in the vicinity of the remote connection panel 20. On the
other hand, the clock signal on line 46 and the sync signal on line 56 are fed to
another serial to parallel convertor, which Lakes the serial signals and converts
them to the ten address lines, corresponding to the A through J signals. These ten
lines 68 are fed. to specialized remote inut circuitry, shown generally at 70. The
input signals from each of the various remote sensor unit located generally in the
same area are also fed through this generalized remote inpu
L circuitry 70. The remote input circuitry 70 ultimately produces the monitoring signal
on line 55 which is fed back to the display unit 54 and the PROM and computer unit
60. This monitoring signal on line 55 is essentially a data line which is fed back
to the display 54 and the PROM and computer unit 60 and serves to gate on the specific
display device that corresponds to the remote sensor unit which has sensed either
a trouble or alarm condition.
[0026] Referring now to Fig.s 3A and 3B, the inventive circuit, as shown in the generalized
block diagrams of Figs. 1 and 2, is expanded even further. Once again, the clock unit
40 produces a 7.2 KHz signal on line 42, which is fed to the divide by eight counter
44. The principal output of the divide by eight counter 44 appears on line 45 and
is a 900 Hz signal. This signal is fed to a buffer unit 100, which adjusts the level
of the divide by eight counter 44 signal. The output of the buffer 102 on line 104
is fed to a pulse reshaper 106, which compensates for any clipping or rounding of
the signal waveform, which that may have occurred. Therefor, a buffered and reshaped
signal on line 108 is fed to the serial to parallel convertor 48. It is the output
of the serial to parallel convertor 48 that comprises the ten lines, A through J,
which were fed to the display unit 54 of Fig. 2.
[0027] The serial parallel convertor 48 operates such that when the output signal from one
stage has experienced two downwardly going leading edges, the output signal of the
succeeding stage will change states. Thus, each succeeding stage will produce one
pulse or change of state for each two pulses or changes of state in the preceding
stage. This operation takes place in each successive stage of the convertor, which
has the apparent effect of producing a plurality of parallel signals having progressively
halved frequencies. This is not, however, strictly the case, since the frequencies
of the successive lines are only relative to the preceding line and not to time, i.e.,
there are no half cycles involved.
[0028] The display unit comprises a binary to sixteen convertor 110, which converts the
ten binary signals on lines 50 to sixteen individual signals appearing on the lines
shown collectively as 112. Each of these sixteen lines 112 is fed to a corresponding
flip-flop, one of which is shown typically at 114. Each flip-flop 114 also receives
the data signal appearing on line 55, which is the monitoring line from the remote
sensing units. The output from each flip-flop 114 is connected to a corresponding
illumination means 116, which is also connected to a source of voltage, as represented
by power line 118. Thus, upon the coincidence of a trouble or alarm signal on the
monitor line 55 and the appropriate address from the binary to sixteen convertor ,
the corresponding flip-flop 114 will cause the corresponding _lamp 116 to be illuminated
at the display panel of the control console.
[0029] The address signals on multiline 50 from the serial to parallel convertor 48 are
also fed to the comparator means 52, which is a logical AND device for determining
when all of the ten address lines are high, a condition which will occur when the
last of the output signals from the serial to parallel convertor 48 has been doubled
in wave length or halved in frequency. This function of the comparator means 52 may
be more fully appreciated when the waveforms shown in Fig. 6 are examined in detail
hereinbelow. When all of the signals have been detected, i.e., when the serial to
parallel convertor 48 has run through the entire list of the ten different signals,
A through J, the comparator means 52 produces an output signal or a high level on
line 120 which is connected to a logical OR gate 122. This OR gate 122 has as its
second input a signal on line 124 from a computing means 12b. When the comparator
means 120 detects all of the ten possible output signals, A through J, from the serial
to parallel convertor 48 and line 120 goes high, the output on line 127 of the OR
gate 122 also goes high and acts as a reset signal, which is fed back to the serial
to parallel convertor 48. First, however, the signal on line 127 is fed to a buffer
unit 128 where it is adjusted in voltage level and fed out on line 129 to a pulse
reshaper 130. The pulse reshaper 130 output signal on line 132 is a shaped pulse signal,
which in turn resets the serial to parallel converLor 48 to cause it to begin once
again converting the clock signals on line 108 into the A through J series of signals.
[0030] The divide by eight counter 44 also produces the strobe signal on line 58 at a frequency
somewhat higher than the 900 nz on line 45. This strobe signal is fed to the binary
Lo sixteen convertor 110, the programmable read only memory (PKOM) 133, the computing
means 126, and an eight-bit multiplexer 135. This sLrobe signal serves to synchronize
the operations of all of
Lhese several units with the several address signals used in the present invention.
In regard to the compuLer means 126, it has been found that a 16-bit minicomputer,
as manufactured by Computer Automation Company, Inc., model LSI 4
/10, can be advantageously used in the present embodiment
[0031] The use of a computer base in this embodiment permits the addition of displays, printers,
and other peripherals without expensive modifications. Connected in the standard manner,
i.e., to the appropriate input/output ports of the computing means 126 are a cathode
ray tube display 136 and a conventional hard copy printer 137. The address lines 50
and the data line 55 are fed to the multiplexer 135 which includes a plurality of
command switches which may be manually set to select any one of the remotely located
actuating units. Upon the 8-bit multiplexer 135 seeing an alarm signal on line 55
coincident with the address of the remote unit selected by the switches, a control
signal is produced on line 13b, which is fed to a control buffer unit
139. The output of this control buffer unit 139 is the control line 62 which is fed
up the building.
[0032] Similarly, the computing means 126 is connected to receive the addresses on line
50 and the monitoring data on line 55. The computing means 126 can be programmed in
advance to produce a control signal on line 140, upon the coincidence of an alarm
signal on line 55 and the preselected remote unit address on multilines 50. This control
signal on line 140 is fed to the control buffer 139, prior to sending it up the building.
[0033] The programmable reaa only memory 133 also receives the ten addresses on multiline
50 and the remote unit data on monitor line 55 and, provided that the PROM 153 contains
the correct microcode, the appropriate control signal will be produced on line 142.
The control signal on line 142 is also fed to the control buffer prior to sending
it up the building. The purpose of these control signals will be explained in more
detail hereinbelow.
[0034] The computing means 126 also produces a synchronization signal on line 144 which
is fed to a sync buffer 146, where
Lhe signal is level adjusted prior to its being fed up the building on the sync line
56. The comparator means 52, which receives the ten address signals on line 50, is
the principal element which is charged with the production of the sync signal for
synchronizing the serial to parallel convercor units located at each of the remote
sensing locations.
[0035] Referring now to Fig. 3B, which is a continuation of the circuit of Fig. 3A, and
following the same numbering system employed in Figs. 2 and 3A, the control signal
emanating from the control buffer 139 appears on line 62, the clock signal emanating
from the buffer 100 appears on line 46, the sync signal emanating from the sync buffer
146 appears on line 56, and the monitoring information being fed back to the display
unit is on line 55. The clock signal 46 and the sync signal 56 are both fed to a pulse
reshaper 180 where they are squared up. the sync signal 56 is then fed to the parallel
to serial convertor 66 on line 182, and the clock signal 46 is similarly fed to the
serial to parallel convertor 66 on line 184. This serial to parallel convertor
b6 receives the clock signals in the identical manner as the serial to parallel convertor
48 received clock signals on line 108, after such signals had been buffered in buffer
102 and shaped in pulse shaper 106. As may be seen, these serial to parallel convertors
also receive reshaped pulses from the pulse reshaper 180 that had previously been
buffered by buffer unit 100. All serial to parallel convertor units are synchronized
by the sync signal appearing on line 56, which is the same signal used to synchronize
the main serial to parallel convertor 48 located at the central control and monitoring
console.
[0036] There is no limit to the number of serial to parallel convertors 66 which can be
located up the building, since the inventive system can handle an unlimited number
of transponders. Additionally, because this embodiment of the present invention is
designed using CMOS devices, there are no fan out constraints. This system is designed
for 2048 points, which break down into four cables of 512 devices. Tne Underwriters
Labroatory requires that only 32 transponders be connected to one serial to parallel
convertor. Therefore, in this embodiment, this involves four cards, each having eight
points on it. Thus, there are 32 transponders at each serial co parallel convertor
66 and, if 2048 points (transponders) are desired for monitoring purposes, then 64
serial to parallel convertors will be required up the building and one serial to parallel
convertor at the central control and monitoring console.
[0037] The serial to parallel convertor 66 produces the least significant bit (LSB) of the
address on the A line 185. The other nine lines of the address, B through J, are produced
on
Lhe nine lines shown collectively at 186. The A line 185 is connected to eight separate
comparators units, the first being 190 and the last being 19,) . It being understood
that the remaining six comparators units are not shown for reasons of simplicity but
would be connected just as comparators units 188 and 190.
[0038] Also connected to the comparators units 188 is the remote sensing unit 192 and a
suitable voltage source on line 193. The remote sensing unit 192 may be functionally
represented by a resistor 196 and switch contacts 198, connected in parallel with
an additional resistor 200 called an "end of line" resistor.
[0039] The remote sensing unit 192 is connected by lines 202, 204 tnrough a plug-in connector,
represented schematically at 206, to the comparator unit 188. The outputs of the comparators
unit 188 are fed on lines 207, 208 to an exicusive OR gate 210. The plug member 206
is provided so that different types of sensing units may be easily connected and disconnected
from the more permanent portion of the inventive system. The output of exclusive OR
gate 210 appears on line 21
1 and is fed to an AND gate 212.
[0040] AND gate 2i2 is a ten input device which receives the sensing unit signal on line
211 from the exclusive OR gate 21U and also receives the remaining nine address signals,
B through J, shown generally at 214. As indicated above, in this embodiment there
are a total of eight 10-input AND gates identical to AND gate 212 on each of four
cards which are plugged into the serial to parallel convertor 66.
[0041] The nine other inputs to each 10-input AND gate, and to AND gate 212 in particular,
are provided by nine separate identification units, or jumper/inverter units, such
as the one shown at 216. The general operation of this identification unit is explained
in detail in the aforementioned U.S. Patent No. 3,921,168. There are a total of nine
identification units for each remote sensing device employed in this system and in
Fig. 3B there will be a group of nine identification units, such as 216, connected
to each of the nine lines, B through J. Each identification unit 216 consists of an
invertor 217 connected to the appropriate address line, in this case line B, the invertor
217 is connected in series with a switch or jumper 218 and another switch or jumper
219 is also connected directly to the address line, i.e., the B line. By choosing
the manner in which the switches 218, 219 are thrown, the output of the identification
unit can be dictated for each occurance of a zero or one at the input. It should be
remembered at this point tnat the address lines carry signals which have increasingly
doubled wavelengths and, thus, at each successive 900 hz clock pulse the high-low
inter-relationship of the nine lines changes. Each remote sensing unit may then be
individually identified by making or breaking the switches, e.g., 218 and 219, in
the identification unit so that the inputs to the 10-input AND gate 212 are either
inverted or not inverted.
[0042] For example, as will be shown hereinafter, the only time when the waveforms of all
address lines are low is during the first time interval. Therefore, if it is desired
that the nine identification units, represented by unit 216, are to identify sensing
unit 192 as the first unit, then the switches in series with the invertors must be
set closed and those in parallel must be set opened. Thus, at the first time interval
AND gate 212 will be presented with nine high inputs and the state of the remote sensor
194 can be determined by the output of AND gate 212.
[0043] All comparators units, e.g., 188 and 190, in the system operate the same way. The
inventive comparator arrangement is set up to sense for open trouble, ground trouble,
normal, and alarm conditions. For example, a loss or reduction of the return current
to the comparators unit means that the output on one of the lines, 207 or 208, of
the comparator will be a steady high. This steady high is derived from a comparison
with the least significant bit of the address, i.e., the A line 185 and the output
of the sensing unit 192. The other conditions will be explained hereinbelow in relation
to Fig. 7.
[0044] Similarly, the output of exicusive OR gate 233 on line 234 is fed to another 10-input
AND gate 236. The other nine inputs to AND gate 23b are on line 238, which correspond
to the B to J lines produced by the nine separate identifying units, one of wnich
is shown at 240. As in all the identifying units, two jumpers or switches are provided,
one being in series with an invertor. In this manner, the specific remote sensing
unit 226 can be readily identified. It must be understood that there are six 10-input
AND gates that have not been shown in Fig. 3B in the interest of clarity and simplicity.
In other words, there are nine jumper and invertor units corresponding to units 215
and 240 for each of the six 10-input AND gates not shown. Similarly, there are also
six other exclusive OR gates, corresponding to OR gates 210 and 233. Each AND gate,
212, 236, and those not shown, produces an output signal which is fed to an eight
input OR gate 242. Specifically, the output from the first AND gate 212 of the eight
appears on line 244 and the output from the last AND gate 236 of the eight appears
on line 246. Upon the presence of a high input signal, OR gate 242 produces an output
on line 248, which is fed through a base resistor 250/ to a transistor 252, appearing
on line 55, -is the monitor line fed back to the display. This monitor line might
be also characterized as a data output line.
[0045] by using the OR gate 242, the reliability of the inventive system is greatly improved
because this will eliminate seven additional transistors corresponding to
Lransistor 252. The elimination of transistor amplifiers in circuits such as the present
one, goes a long way toward improving the reliability of the system.
[0046] Additionally, the output on line 246 from AND gate 236 is fed to another AND gate
254, which has as a second input the control signal on line 62, produced by the control
buffer 139 of Fig. 3A. This AND gate 254 produces a signal on line 256 when the output
on line 246 of AND gate 236 is high simultaneously with the control signal being present
on line 62. The signal on line 256 is fed through a base drive resistor 258 to a transistor
260. The output of this transistor 260 appears on line 262 and is fed to the coil
264 of a relay unit 266, which represents a controlling device. The other side of
the relay coil 264 is connected to a suitable B
+ voltage. Relay 266 may consist of a number of four-pole, double-throw contacts, which
may be used to control any type of device, such as door locks, elevator controls,
ventillator fans, etc.
[0047] Although only one actuating device 266, is shown connected to the output of AND gate
254, additional corresponding actuating devices could be connected to the output of
every corresponding AND gate in the system, e.g., to AND gate 212, and to the single
control signal on line 62.
[0048] Referring now to Fig. 4, an expanded group of identification units is shown. Each
successive one of these identification units, such as 280, 282, 284, and 286 is identical
to unit 216 described above and produces an output signal connected to the 10-input
AND gate 212. There is an idensification unit, e.g., 216, 280, etc., for each of the
nine address Lines, and
Lhere is a group of nine such identification units for every remote sensing unit employed.
Such
6roups are necessary in order to address each sensing unit individually. In the embodiment
under discussion, wherein thirty-two sensing devices may be employed, there would
be thirty-two groups of nine identification units identical to unit 216. The remaining
tenth input to the 10-input AND gate 212 is derived from the exclusive OR gate driven
by the comparator network and, in this example, the signal is produced on line 211
by exclusive OR gate 210. Although in this embodiment the identification units use
switches, e.g., 218 and 219, these may be advantageously replaced with jumpers preset
at the manufacturing and assembly site.
[0049] Fig. 5 shows the comparators unit 190 in more detail. The sensing unit 230 and the
end of line resistor 234 are connected via plug-in connector 226 to lines 300, 302
which are input
Lo the comparators unit 190. The sensing unit 228 is connected on line 303 to a voltage
source for biasing it through a fuse 304 and a series of diodes, shown generally at
306. The output signal from the sensing 228 unit is on line 300 ana is fed to the
positive input of a first voltage comparator 308 and to the negative input of a second
comparator 310. These two comparators 308, 310 are biased in the conventional fashion
by connection to a suitable voltage source, such as the voltage on line 303 which
energizes the sensin
b unit 228, this also completes the circuit of the sensing unit.
[0050] These comparators 308, 310 can detect open circuits, grounds, and alarms, and constantly
monitor the sensing unit to assure that it is in its normal operating condition. A
loss or reduction of return current on line 300 will activate trouble comparator 310
and an increase in return current will activate alarm comparator 308.
[0051] The microvolt reference voltages are actually provided by the least significant bit
of the address, which is on the A line 185. Line 185 is fed through a diode 312 and
a voltage divider network, shown generally at 314. The exclusive OR gate 233 operates
such that if the two inputs to it are instantaneously different alarm and trouble,
it will put out a pulse. Thus, in an alarm condition if the return signal on line
300 to the plus input of the alarm comparator 308 is in the negative in relation to
the LSB on the A line 185, then the output on line 318 of comparator 308 will go low.
At the same time the output on line 316 from trouble comparator 310 will already have
been low, because the plus input of comparaLor 310 would be negative. This is so because
at that instant the negative portion of the A line pulse, possed by diode 312, is
present a plus input 310, and in order for comparator 310 to produce a high output
the plus terminal must be more positive than the voltage at the minus terminal .In
the second (positive) half of the least significant bit, i.e., the A line, the minus
input of alarm comparator 308 will be more positive than the return signal on line
300, becuase of the voltage divider 314, which keeps the output of alarm comparator
308 on line 318 low. The plus input of trouble comparator 310 will be positive in
relation to the return iine 300 voltage at the minus input, the output line 3ib will
be high. This in turn will mean that the output of exclusive OR gate 233 on line 234
will go high.
[0052] In a trouble condition, and during the half cycle when the LSB or A line 300 input
to the minus terminal of the trouble comparator 310 will be negative in relation to
the voltage at the plus terminal, due to the connection to the B+ line 303 and the
voltage divider 314. Therefore, trouble comparator 310 will produce a high output
on line 316. During this negative half cycle of the A line, the voltage level of the
minus input to the alarm comparator 303 is more positive than the plus input on line
300 and line 313 output from comparator 308 goes low. It is noted that during a trouble
condition, such as caused by the removal of the sensor 228, the voltage on the return
line essentially goes to ground level. In the positive half cycle of the signal on
the A line
185, the plus input to the trouble comparator 310 will be negative in relation to the
return input on line 3UO, connected to the minus input of comparator 310, and the
output on line 316 will go low.
[0053] Referring to Fig. 6, the clock generated time intervals or address line signals are
shown. As indicated above, the present invention operates so as to halve the frequency
of each successive signal which has the effect of doubling the wavelength. These address
signals are produced by the clock and the divide by eight counter produced by the
clock and the divide by eight counter producing a 900 Hz signal that is buffered,
shaped, and fed to a serial to parallel convertor. This converLor, 48 of Fig. 3A,
has a single input line and ten outpuc lines. Tne first output line corresponds to
the A address line and the convertor acts to produce a single pulse for every two
pulses occuring in the preceding sta
be. Thus, address line B contains one pulse for every two pulses on the A line and
line J contains one pulse for two pulses appearing on line 1.
[0054] In describing the operation of the present invention, reference is had to Fig. 7.
In Fig. 7 the strobe line signals appearing on line 58, as produced by the divide
by eight counter 44 at a frequency of 1.8 KHz, serve to define the measurement interval.
In this graph, the A line signal is arranged above the strobe signal, and the various
signals which could possibly appear on the monitoring line 55 produced by the output
transistor or amplifier 252, are arranged above the A line. Referring then to the
monitoring line signals in Fig. 7, when the monitoring line signal goes low, in coincidence
with the A line going low and then goes nigh, this represents an alarm condition at
the particular sensing device being addressed. It should be remembered that each particular
individual remote sensing unit is compared with the LSB of the address, i.e., the
900 Hz A line. As explained above, when the monitoring line stays high all the time,
regardless of the state of the A line, this indicates a trouble condition. Again,
if the monitor line tracks or coincides with the A line exactly, this represents an
alarm condition.
[0055] As indicated above, each remote sensing device is provided with an end of line resistor
so as to provide an impedence for tne comparators to monitor. Should the actuating
device become defective or inoperative, or should it be physically removed from the
circuit, the comparators will cause the exclusive OR gate 233 to provide a high output
to indicate that a trouble situation is at hand. The data line signal whicn occurs
during an alarm condition tracks the LSB line exactly. This is due to the operation
of the comparators and exclusive OR gate explained above. Conversely, the normal line
is shifted in phase 180° from the LSB line.
[0056] It should be understood that the foregoing is presented by way of example only and
is not intended to limit the scope of the present invention, except as set forth in
the appended claims.
1. A remote sensing and control system, comprising:
generator means (40, 44) producing a clock signal; characterized in
than a first serial to parallel convertor (48) is connected to receive said clock
signal and produces a first plurality of parallel address signals; than a display
means (54) is connected to receive saiu first plurality of parallel address signals;
that a second serial to parallel convertor means (66) remotely located from said first
serial to parallel means (4o) is connected to receive said clock signals for producing
a second plurality of parallel address signals identical to said first plurality of
parallel address signals; that a plurality of sensor means (64) each having a preselected
address have altered electrical states upon sensing a selected parameter or upon the
occurrence of a malfunction of said sensor means (64); that a sensor input means (70)
having inputs connected to each of said plurality of sensor means (64) and being connected
to receive said second plurality of parallel address signals interrogates a selected
one of said plurality of sensor means (64) upon the occurrence of the address of the
selected sensor means at said sensor input means (70) and produces a monitoring signal
indicating the state of said sensor means (64); and that a means (55) feeds said monitoring
signal to said display means (54) for displaying the state of said sensor means (64)
during the occurence of the address of the selected one of said plurality of sensor
means.
2. A system as claimed in claim 1 further
characterized in
that a logic means (52) is connected to receive said first prlurality of parallel
address signals for producing a synchronization signal upon the production of all
of said plurality of parallel address signals, said synchronization signal being fed
to said first and second serial-to parallel convertor means (48, 66) to reset said
convertor means so as Lo commence producing said plurality of parallel address signals anew.
3. A system as claimed in claim 1, further
characterized in
that a computing means (60) is connected to receive said first plurality of parallel
address signals from said first serial LO parallel convertor means (48) for producing a concrol signal upon the simultaneous
occurrence of a previously selected address signal and a monitoring signal from the
selected one of said plurality of sensor means (64); Lhat a plurality of actuating means (2645, 266) is associated with selected ones of
said plurality of sensor means and being remotely located from said first serial to
parallel convertor means, each for performing a selected function; and that a means
(236, 254) is connected to receive said second plurality of parallel address signals
and said control signal for producing an actuation signal fed to the corresponding
actuating means (264, 266) during the occurence of the address of the selected associated
remote sensor means (64).
4. A system as claimed in claim 1, further
characterized in
that a programmable read only memory means (60) having a predetermined program contained
therein is connected to receive said first plurality of address signals from said
first serial to parallel convertor means (48) for producing a control signal upon
the simultaneous occurrence of a selected one of said plurality of address signals
and a monitoring signal from the sensor means (64) corresponding to the selected address
signal; and that a plurality of actuating means (264, 266) is associated with selected
ones of said plurality of sensor means (64) and being remotely located from said first
serial to parallel convertor means (4b) for performing a preselected function; and
that a means (236, 254) connected to receive said second plurality of address signals
and said control signal for producing an actuating signal fed to said actuating means
(264, 266) during the occurrence of selected address signals and a monitoring signal.
5. A system as claimed in claim 1, further
characterized in
that a multiplexer means (135) including a plurality of manually actuatable switches
is provided for inserting an address of one of said plurality of sensor means (64)
and is connected to receive said first plurality of address signals from said first
serial to parallel convertor means (48), for producing a control signal upon the occurrence
of the address signal corresponding to the address set in said switches and a monitoring
signal corresponding to the selected one of said plurality of sensor means (64); that
a plurality of actuating means (264, 266) is remotely located trom said first serial
to parallel convertor means for performing a selected function; and that a means (236,
254) is connected to receive said second plurality of address signals and said control
signal for producing an actuating signal fed to said actuating means during the occurrence
of tne address of the preselected remote sensor means.
6. A system as claimed in claim 1, wherein each of said plurality of sensor means
(192) includes a sensing element (196, 198) having altered electrical characteristics
in the presence of a preselected environmental parameter, and an end-of-line resistor
(200) connected in electrical parailel with said sensing element.
7. A system as claimed in claim 1, wherein said sensor input means (70) includes a
plurality of pairs of comparator means (188, 190) having the least significant bit
of said piuraity of address signals connected to an input of both comparator means
and each of said plurality of sensor means connected to the remaining inputs of one
of said pairs of comparators means (308, 310), the outputs of said two comparator
means being connected to the inputs of a logical OR gate (210) from whose output is
derived the monitoring signal.
8. A system as claimed in claim 7, wherein said sensor input means (70) includes an
identification means (216) connected to said second plurality of address signals for
providing a plurality of distinct identification signals each corresponding to a specific
sensor means; and that a multiple input logical AND gate (212) having one input connected
co the output of said logical OR gate (210) and the remaining inputs to the outputs
from said identification means (216), for producing an output signal when all inputs are in a corresponding state.
9. A system as claimed in claim 8, further including a transistor amplifier (252)
having an input from said multiple input logical AND gate (212) and whose output comprises
said monitoring signal.
10. A system as claimed in claim 3, wherein said sensor input means (70) includes
a plurality of pairs of comparator means (306, 310), each pair having the least significant
bit of said plurality of address signals con- necLed to an input of both comparator
means, the outputs of each pair of said two comparator means being connected to the
inputs of a logical devices (233) having an output fed to one input of a multiple
input AND gate and the remaining inputs connected to the outputs from identification
means (216) connected to said plurality of second address signals, said outputs comprising
a plurality of distinct identification signals each corresponding to a specific sensing
means, said multiple input AND gate (212) producing an output signal when all inputs
are in a corresponding state.
11. A system as claimed in claim 10, further including a logical AND gate having a
first input connected to the output of said multiple input AND gate (236) and a second
input connected to the signal from said computing means (60), the output signal of
said two input logical AND gate (254) being connected to actuating means (48) and
being connected to a source of electrical power for performing a selected function
upon the presence of the output signal from the two input logical AND gate (254).
12. A remote sensing and control system, comprising a signal generator (40, 44) producing
a serial clock signal;
characterized in
that a centrally located serial to parallel convertor means (4b) is connected to receive said serial clock signal for producing a first plurality
of parallel address signals, each signal having a different wave length; that a centrally
located display means (54) is connected to receive said first plurality of parallel
address signals for providing an information display to an operator of the system;
that a plurality of remotely located environmental parameter sensing means (64), each
having associated therewith an individual address represented by the instantaneous
valves of said first plurality of parallel address signals at preselected Limes; that
at least one remotely located serial to parallel convertor means (66) is connected
to receive said serial clock signals for producing a second plurality of parallel
auuress signals identical to said first plurality of parallel address signals; that
a plurality of remotely located identification means (70) is connected to said plurality
of sensin6 means and connected to receive said second plurality of parallel address signals
for interrogating a selected one of said plurality of sensing means upon the occurrence
of the address of the corresponding selected sensing means, for producing a monitoring
signal indicating a sensed environmental parameter; and that a means (55) connects
said monitoring signal to said display means (54) for displaying the information in
said monitoring signal during the occurrence of the address of the corresponding selected
one of said sensing means.
13. A system as claimed in claim 12, further
characterized in
that a logic means (52) is connected to receive said first plurality of parallel address
signals for producing a synchronization signal upon the production of all of said
plurality of parallel address signals, and that a means (56) connects said synchronization
signal to said centrally located serial to parallel convertor means (48) and said
at least one remotely located serial to parallel convertor means (66) to reset both
said convertor means so as to begin anew the production of said plurality of parallel
address signals.
14. A system as claimed in claim 12, further
characterized in
that a centrally located computing means (60) is connected to receive said first plurality
of address signals and said monitoring signal, for producing a control signal during
the occurrence of che monitoring signal and the portion of said plurality of parallel
address signals corresponding to the address of the selected sensing means (64) producing
the monitoring signal; that a plurality of remotely located means (264, 266) is associated
with selected ones of said plurality of sensing means for performing a selected func-Lion;
and that a means (236, 254) is connected to receive said second plurality of parallel
address signals and said control signal for producing an actuating signal connected
to said actuating means during the occurrence of the address of the selected associated
remote sensing means.
15. A system as claimed in claim 12, further
characterized in
that a centrally located programmable read only memory means (60) contains a progarm
and is connected to receive said first plurality of address signals and said monitoring
signal for producing a control signal during the occurrence of rhe monitoring signal
and the portion of said plurality of parallel address signals corresponding to the
address of the sensing means (64) producing Lhe monitoring signal; that a plurality
of remotely located actuating means (264, 266) is associated with selected ones of
said plurality of sensing means (64) for performing a selected work function; and
that a means (236, 254) is connected to receive said second plurality of parallel
address signals and said control signal for producing an actuating signal connected
to said actuating means (264, 266) during the occurrence of the address of the selected
associated remote sensing means (64).
16. A system as claimed in claim 12, further
characterized in
that a centrally located multiplexer means (135) including a plurality of manually
actuatable switches for inserting the address corresponding to selected ones of said
plurality of sensor means is connected to receive said first plurality of address
signals and said monitoring signal, for producing a control signal during the occurrence
of the monitoring signal and the portion of said parallel address signal corresponding
to the address manually inserted by said plurality of switches; that a plurality of
remotely located actuating means (264, 266) is associated with selected ones of said
plurality of sensing means (64) for performing selected functions; and that a means
(236, 254) is connected to receive said second plurality of parallel address signals
and said control signal for producing an actuating signal connected to said actuating
means, said actuating signal being prouuced during the occurrence of the address of
the selected remote sensing means.
17. A system as claimed in claim 12, wherein each of said plurality of sensing means
includes a sensing element (190, 196) having alcered electrical characteristics in the presence of said selected
environmental parameter and an end-of-line impedance (200) connected in parallel with
said sensing element, for connection to the corresponding one of said plurality of
remotely located identification means (70).
18. A system as claimed in claim 14, wherein each of said plurality of remotely located
identification means (70) includes a pair of comparator means (308, 310) having a
selected one of said plurality of parallel address signals connected to the same input
of both comparator means and the corresponding sensing means connected to the remaining
inputs of said pair comparator means for producing an output connected to a logic
device from whose output is derived the monitoring signal.
19. A system as claimed in claim 18, further charac- Lerized in that a multiple input logic device (212) has one input connected to the
output of said logic device from whose output is derived the monitoring signal and
the remaining input to the outputs from said identification means (70) for producing
an output signal when all inputs are in a corresponding state.
20. A system as claimed in claim 19, further
characte.rized in
that a transistor amplifier (252) has an input connected to the output of said multiple
input logic device and an output which represents the monitoring signal.
Zi. A system as claimed in claim 19, further including a two input logical AND gate
(254) having one input connected to the output of said multiple input logic device
(236) and the other input connected to the control signal from said computing means
(60), the output of said two input logical AND gate being connected to remotely located
actua-Ling means (264, 266) and being connected to a source of electrical power for
performing a selected function upon the presence of the output signal from said two
input logical AND gate (254).