(19)
(11) EP 0 211 385 A3

(12) EUROPEAN PATENT APPLICATION

(88) Date of publication A3:
24.01.1990 Bulletin 1990/04

(43) Date of publication A2:
25.02.1987 Bulletin 1987/09

(21) Application number: 86110494.1

(22) Date of filing: 30.07.1986
(51) International Patent Classification (IPC)4G11C 8/04, G11C 19/00
(84) Designated Contracting States:
DE FR GB

(30) Priority: 30.07.1985 JP 168027/85

(60) Divisional application:
91114289.1 / 0463640

(71) Applicant: KABUSHIKI KAISHA TOSHIBA
Kawasaki-shi, Kanagawa-ken 210 (JP)

(72) Inventor:
  • Sumi, Masahiko
    Chigasaki-shi Kanagawa-ken (JP)

(74) Representative: Lehn, Werner, Dipl.-Ing. et al
Hoffmann, Eitle & Partner, Patentanwälte, Postfach 81 04 20
81904 München
81904 München (DE)


(56) References cited: : 
   
       


    (54) Memory device


    (57) A memory device comprises addressing means (30) for addressing different values as addresses for input/­output of data per each clock input during one cycle, and memory means (20) inputting data at different addresses designated and cyclically outputting store data. This memory device provides the operation of a shift register (60) capable of changeably determining the number of states in accordance with the content of the addressing. By employing memory means (20) which effects read modify write operation and delivering input data obtained by the feedback of out­put data to this memory means (20) a function to repeatedly output the same data is given to the memory device.










    Search report