BACKGROUND OF THE INVENTION
[0001] The invention relates to recovering data from multiple head video recorders and more
particularly, to deskew circuitry for removing overlap in data recovered via multiple
head recorder systems or via other data generating sources, where the overlap may
occur during an active video display period.
[0002] In present and contemplated sophisticated multiple head video recorders such as,
for example, helical broadcast videotape recorders (VTR) and future digital videotape
recorders (DVTR), multiple heads are or will be used to record and playback video
signals at, for example, reduced data rate or reduced tape wrap angle. By way of example
only, one possible multiple head configuration includes two heads located 180° apart
on a helical scanner device, such that only one head at a time records data during
a pass period. The pass period corresponds to one head scan across the tape, and at
least two or more pass periods (for example, three pass periods) are required in one
field of time. To provide continuous data recording and playback, one head begins
recording its respective track on tape while the previous head finishes recording
its track on the tape. The data being recorded is switched alternately from one head
to the other head during the blanking period of the video signal, whereby the heads
record the signal during the active pass period as they successively scan their tracks,
thereby providing a continuous recording of the data.
[0003] Such an alternate use of heads for recording data can cause a condition of information
overlap during a subsequent playback operation. The overlap can be created by head
misalignment as between different recorders, by tape dimensional changes, or during
the variable playback speeds used for special playback functions. The overlap may
occur during stop or slow motion modes of operation because of the difference between
the static and dynamic track lengths when operating in such special modes. Thus, an
overlap condition occurs where the data recovered by a second head is advanced in
time from its "correct" timing, whereby the beginning of the second data period overlaps
the end of a previous data period corresponding to data generated by the previous
head. This overlap condition causes playback data to be received simultaneously from
both heads during the overlap period instead of being received from one head at a
time in alternate succession.
[0004] In another multiple head configuration, a dual write head may contain two record
gaps and an associated dual read head may contain two playback gaps. In such a system,
a single incoming stream of data is split into two data recording paths and is selectively
recorded by the two record gaps simultaneously. Likewise, the recorded data then is
played back by the two playback gaps simultaneously, and then is reassembled into
a single output stream of data corresponding to the initial incoming data. Thus, during
playback the system has two active playback circuits functioning continuously. If
overlap occurs between successive blocks of data when reading back the split data,
there are four active channels of required playback data occurring for only two electronic
playback paths.
[0005] In a two head system such as mentioned above where it takes three passes to provide
one field, two of the three switches between heads in one field occur during the active
video display period. It follows that the occurrence of an overlap condition during
the active video display period will cause a visible disturbance in the picture. To
remedy this undesirable situation, present systems require that any overlap condition
may occur only during the blanking period of the video signal. More particularly,
the amount of overlap must be limited in its time of occurrence as well as in size
to insure that it occurs only during the blanking interval.
[0006] One advantage of the invention is the removal of the requirement that such an overlap,
if it occurs, must be restricted in time to insure that it occurs only during the
blanking period of the video signal when reproducing the recorded signal. The removal
of this requirement, in turn, adds versatility to the playback process in that special
functions may be performed by a recorder in the playback mode such as stop or slow
motion where overlaps may occur during the active video interval, since the invention
ensures that any overlap which occurs during the active display period is removed.
SUMMARY OF THE INVENTION
[0007] Although the invention in its broadest aspects has a more general utility, one practical
embodiment of the invention is constituted by a system for processing data as it is
received alternately from multiple heads, using one playback circuit. A deskew processor
circuit is placed in a playback processing circuit, preferably as far forward in the
circuit as possible to further minimize the amount of multiple channel processing
electronics required. The deskew processor circuit includes first and second memory
units having respective first and second memories with independent write and read
control circuits. The write control circuits alternately load data from the heads
into the respective memories at the off-tape data rate, and the read control circuits
independently read data from the respective memories and supply the data to a data
selector means via respective data buses at a read data reference rate. Thus, the
write and read control circuits for the respective memories are synchronized to respective
data timing signals such as, for example, tape horizontal wherein however, the read
timing signals may be delayed in accordance with detected overlap conditions to remove
the overlap. A data selector control means is coupled to receive the respective tape
horizontal signals indicative of the data timing as data is played back by the heads,
determines the amount of overlap if any exists, and correspondingly determines the
amount of delay to generate prior to switching the data selector means in response
to the overlap. Thus the delay generated by the data selector control means in one
channel inhibits a reading mode in the other channel until the overlap is removed;
to thus deskew the data.
BRIEF DESCRIPTION OF THE DRAWINGS
[0008]
Figure 1 is a simplified block diagram of the invention as used with a multiple head
recorder apparatus;
Figure 2 is a simplified diagram of a multiple head scanner configuration typically
used in the system of Figure 1;
Figure 3 is a diagram exemplifying the record mode active pass timing of data recorded
by the two heads of Figure 2;
Figure 4 is a diagram exemplifying the playback mode active pass timing of the data
of, for example, Figure 3, when played back with overlap;
Figure 5 is a block diagram of the invention deskew processor circuit depicted in
Figure 1;
Figures 6A-6D are a combined schematic and block diagram illustrating an implementation
of the deskew processor circuit of Figure 5; and
Figure 7 is a schematic diagram of a memory control circuit for the memory unit 34
(and 36) of Figure 6D.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0009] In Figure 1, an input video signal is supplied via an input 12 to a record electronics
circuit 14, wherein it is split into two active data record channels which are coupled
in turn to two respective record heads of a videotape recorder 16. The data are recorded
as alternate blocks of DATA 1 and DATA 2 signals in a recording medium. By way of
example only, a recorder using two record channels and heads, and two playback channels
and heads, is illustrated herein but a multiple number of heads and data channels
other than two may be used. The playback heads read out alternate blocks of DATA 1
and DATA 2 via respective playback channels, which supply a deskew processor circuit
18 selectively operated by various control signals on a control line 20. An off-tape
horizontal sync signal as represented by a timing line 21 is recovered during playback
and provides the off-tape timing information for the respective blocks of data. The
resulting deskewed signal from the deskew processor is supplied to playback electronic
circuits 22 which provide a video output signal via an output 24.
[0010] Although the environment herein employed by way of description is that of a video
signal processed via a videotape recorder with two heads, it is to be understood that
the invention contemplates use with any multiple head recording having pass periods
wherein overlap may occur during the active data, such as data recorders which supply
data block timing signals, or recorders where the data or video is recorded in non-real
time. Further, the deskew processor may be employed to deskew successively occurring
blocks of data that are generated via other than a playback multiple head system,
wherein overlap may occur between successively received data blocks. For example,
the invention may be used to deskew overlap in data received via data transmission
systems.
[0011] Figure 2 depicts a two head helical scanner configuration, wherein a first head is
radially disposed 180° from a second head, to define a pass period during which only
one head at a time is recording data. The data is recorded on a magnetic tape 26 wrapped
about a scanner drum 28 over an angle greater than 180°. As depicted herein, the pass
period is 180°, and generally two or more pass periods are required in one field of
time.
[0012] Figure 3 depicts the active pass period for each of the two heads 1 and 2 during
the recording of successive blocks of DATA 1 and 2 respectively. It is this alternate
use of multiple heads during the recording of data that exemplifies a cause for the
overlap condition of previous mention during the subsequent playback mode of operation.
To illustrate, Figure 4 depicts an example of an overlap condition where active data
from the head 2 is advanced in time from its "correct" pass timing to cause the overlap
period relative to the active data from head 1, as indicated by numeral 30. The "correct",
that is, deskewed pass timing is indicated by the dashed data block and numeral 32.
[0013] Figure 5 shows a simplified block diagram of the dsskew processor circuit 19 depicted
in Figure 1, which removes the data overlap in accordance with the invention, whereby
the playback electronic circuits 22 receive the deskewed data, that is, data from
only one head at a time. Similar components of the Figures 1 and 5 are similarly numbered.
Thus input datas from head 1 and head 2 are supplied to a data 1 memory unit 34 and
a data 2 memory unit 36 via data buses 38, 40 respectively. Off-tape horizontal (line
sync) signals, indicative of the respective timing of data 1 and data 2 and herein
termed TAPE H1 and H2, are supplied to the respective memory units 34, 36 as well
as to respective portions of selector control circuits 46, via timing lines 42, 44.
The selector control circuits 46 are formed of two substantially identical circuits
depicted herein as selector control 1 and 2, wherein the memory unit 34 and selector
control 1 define a first channel for processing the DATA 1 signals, and the memory
unit 36 and selector control 2 define a second channel for processing the DATA 2 signals.
The selector control circuits 46 receive control signals on control lines 48 (corresponding
to the control, line 20 of Figure 1) and in turn supply various timing control memory
address and write/read signals to the memory units 34, 36 via respective lines 50,
51 and buses 52, 54, further described in Figures 6, 7. The selector controls 1 and
2 also supply each other with read control signals as depicted by lines 53, which
signals determine the extent of the delay of the read mode for alternate channels
to compensate for any existing overlap.
[0014] The DATA 1 and DATA 2 stored in the memory units 34, 36 are supplied via respective
data buses 56, 58 to a data selector (switcher) 60, as directed by a switch control
signal from the selector control circuits 46 on a control line 62. The switch control
signal is timed in accordance with the overlap condition, and therefore switches the
data selector 60 at a time corresponding to the extent of delay detected by the selector
controls 1 and 2 to effect the deskewing process, as further described below. The
data selector 60 supplies the deskewed DATA 1 and DATA 2 to the playback electronic
circuit 22 via an output data bus 64.
[0015] Figures 6A to 6D show in further detail, by way of example only, one implementation
of the deskew processor circuit 18 of Figure 5 where the data is processed in two
television line units. The circuit is readily applied to use with processing data
in single television line units as well. Figures 6A, 6B and 6C depict a first channel,
namely selector control 1, of the selector control circuits 46 which provides control
and address information to the memory unit 34 for processing the input DATA 1 from
head 1. Figure 6D depicts the memory unit 34 associated with the selector control
1 of the first channel in further detail. Figure 6D also includes a dashed block depicting
the selector control 2 and memory unit 36 of the second channel for receiving the
input DATA 2 from the head 2 and depicts the associated input and output signals of
the second channel. The selector control 2 and the memory unit 36 are shown herein
as dashed blocks for simplifying the description since the second channel of the selector
control circuit is substantially identical to that of the first channel shown in Figures
6A-6C, while the memory 36 is identical to the memory unit 34 shown in Figure 6D.
Like components of Figures 5 and 6 are indicated by similar numbers.
[0016] Referring to Figure 6A, a START 1 signal is supplied to a write control circuit 70
via a line 72 and is one of the three control signals shown in Figure 5 as supplied
on the control lines 48 thereof. A second control signal is a PASS signal via a line
76 supplied to a pass counter 74 of the write control circuit 70. The PASS signal
indicates how many lines the pass counter 74 should count, that is, whether the pass
period contains 87 or 88 lines. In the system employed herein by way of example, in
a NTSC colour television standard, the 525 horizontal lines are divided into 6 pass
periods; three passes of 87 lines and three passes of 88 lines. Thus it is necessary
to provide information as to which pass period is expected; the information is supplied,
by the PASS signal, to both channel 1 (Figure 6A) and channel 2 (Figure 6D) via the
line 76. For a PAL colour television standard system, the 625 horizontal lines may
be analogously divided into a selected number of pass periods of a selected number
of lines each, the PASS signal identifying the number of lines assigned to each pass
period. The START 1 signal initiates the start of the entire write cycle of data 1
whenever data is available at the input bus 38, and is coupled to a bistable multivibrator
78 which has a Schmitt trigger input. The Q-bar output of the multivibrator 78 provides
a START signal which is coupled to the load inputs (LD) of the pass counter 74. The
Q output of the multivibrator 78 is coupled to the clock input of a D-type flip-flop
80, while the PASS signal is coupled to the D input thereof. The Q-bar output of flip-flop
80 is coupled to the A input of the pass counter 74, which in turn supplies from its
QD output an ACTIVATE signal which is indicative of whether the pass period is 87
or 88 lines. The ACTIVATE signal is coupled back to the count down (decrementing)
input (CD) of the counter 74.
[0017] The START signal from multivibrator 78 is fed to the "clear" input (CL) of a D-type
flip-flop 82, and to the present input of a D-type flip-flop 84, Figure 6B). The D
input of the flip-flop 82 receives the TAPE H1 signal indicative of the DATA 1 timing
and previously mentioned in Figure 5, via the line 42, while an off-tape clock TA1
is supplied via a line 86 to the clock inputs of the flip flops 82 and 84. The TA1
signal is derived from off-tape information fed to the memory unit 34 as depicted
below in Figures 6D and 7, and is the clock equivalent of the DATA 1 signal. The Q
output of flip-flop 82 supplies a DATA LOAD signal to an AND gate 88 (Figure 6C) which
supplies a WRITE LOAD signal to the load inputs of a binary counter 89 of a write
address generator 90. The latter supplies the write addresses to the memory unit 345.
The WRITE LOAD signal also is fed to the input of a Schmitt trigger multivibrator
92 of a write-to-read transfer circuit 94, Figure 6C. The Q output of the flip-flop
84 is coupled tot he inhibit input of the multivibrator 92. In turn, the Q output
of the multivibrator 92 provides the clock for the pass counter 74. The TA1 signal
also is coupled to the clock inputs of the binary counter 89. The Q outputs of the
binary counter 89 supply a digital word (10 bits) which defines a WRITE 1 ADDRESS
signal on a WRITE 1 address bus 96 corresponding to the bus 52 of Figure 5. The three
least significant bits (LSB) of the digital word also are supplied via an AND gate
98 to the D input of the flip-flop 84, Figure 6B. The last bit position (QC) of the
binary counter 89 is fed back to one of the inputs of the AND gate 88 as a FLYWHEEL
LOAD signal which allows the binary counter 89 to continue generating the write address
even if the TAPE H1 signal fails to appear on line 42.
[0018] The write-to-read transfer circuit 94 further includes a D-type flip-flop 100 of
which the D input is coupled to the ACTIVATE signal from the pass counter 74, and
which is clocked via a NEW BLOCK signal from the Q-bar output of the multivibrator
92. The NEW BLOCK signal also is fed to a NAND gate 102, of which the output provides
a NEW WRITE 1 signal on a line 104 corresponding to the line 50 in Figure 5. This
signal initiates the write process for loading input DATA 1 into the memory unit 34.
The Q output of the flip-flop 100 supplies a GO signal to an AND gate 106, of which
the other input receives a LAST LINE HOLD OFF (LH2) signal via a line 108 (Figure
6A). The LH2 signal is generated by the selector control 2 of the DATA 2 channel (Figure
6D) and inhibits reading by the first channel via action of the write-to-read transfer
circuit 94 until the second channel has completed its read mode, as described below.
The AND gate 106 is coupled to the D input of a D-type flip-flop 110 which is clocked
by the clock RC2 via a line 112 (Figures 6A, 6D). The Q output of the flip-flop 110
provides a NEW READ 1 signal on a line 114, also corresponding to the line 50 of Figure
5. The write-to-read transfer circuit 94 receives the first off-tape H signal of the
two lines that are to be written via the NEW BLOCK signal from the multivibrator 92
and determines whether to enable the read mode. When the read function is to be initiated,
the state of flip-flop 100 is changed via the Q-bar output of the multivibrator 92,
which sets the AND gate 106 input GO to indicate that the end of the present write
mode is over and that a NEW READ 1 signal is required. The transfer circuit 94 then
waits until the logic state of the LH2 signal indicates that the read mode of the
channel 2 is finished; then the AND gate 106 is released to enable the read mode.
A READ DONE signal, Figure 6A, clears the flip-flop 110 so that it does not generate
a NEW READ 1 signal until the present read cycle is completed. This signal places
the first channel in the read mode to allow DATA 1 to be read from the memory unit
34. At the same time, the data selector circuit 60 (Figures 5 and 6D) is switched
to channel 1 to enable it to supply DATA 1 read from the memory unit 34 in response
to the NEW READ 1 signal.
[0019] The NEW READ 1 signal also clocks a D-type flip-flop 116 of a read stop control circuit
118, Figure 6A. The Q-bar output of the flip-flop 110 is fed as a READ LOAD signal
to the preset input (P) of the D-type flip-flop 120 of the circuit 118, and to the
7D input of a latch 122 of a read control circuit 124, Figure 6B. The Q output of
the flip-flop 120 supplies an AGAIN signal to the second input of the NAND gate 102
(Figure 6C) and also presets the flip-flop 100. The AGAIN signal indicates that a
pass of 87 lines is being processed, terminates the write mode and releases the channel
to allow reading.
[0020] The flip-flop 116, Figure 6A, receives the ACTIVATE signal from the pass counter
74 at its D input and its Q-bar output is coupled to the D input of a D-type flip-flop
126 of which the Q output is supplied to a NAND gate 128, to the D input of a D-type
flip-flop 130 and to the clock input of the flip-flop 120. The Q output of the flip-flop
80 of the write control circuit 70 is coupled to the other input of the NAND gate
128 and to the D input of the flip-flop 120 to generate the AGAIN SIGNAL. The NAND
gate 128 supplies an "88 stop" signal indicative of a pass of 88 lines to the preset
input of the flip-flop 130. The Q-bar output of the flip-flop 116 clears the flip-flop
130 and is also fed to a NAND gate 132. The Q-bar output of the flip-flop 130 clears
the flip-flop 126 and is fed to the other input of the NAND gate 132. The output of
the NAND gate 132 is a LAST LINE HOLD OFF (LH1) signal which is supplied via a line
134, Figure 6C, to the selector control 2 of the second channel, so as to inhibit
the read mode of the second channel until the completion of the read mode of the memory
unit 34 in the first channel. Thus the LH1 signal on line 134 of the first channel
performs the same inhibit function for the second channel, as the previously mentioned
LH2 signal on line 108 does for the first channel. Thus, in the event of an overlap
between the second channel data and the first channel data being read out, the LH1
signal inhibits the second channel from entering the read mode at least until the
first channel has finished reading the DATA 1 from the memory unit 34. Only upon a
change of the LH1 logic state supplied to the write-to-read transfer circuit 94 by
the read stop control circuit 118, is the second channel allowed to start reading.
Thus any overlap between successive blocks of data is removed since a succeeding data
block cannot be read out until the prior block is finished. The read stop control
circuit 118 determines whether the read mode must extend for 87 or 88 lines prior
to the generation of the LH1 (or LH2) signal.
[0021] The Q output of flip-flop 130 supplies a MEMORY SELECT logic signal MS1 to the memory
unit 34 on a line 136 (Figure 6C) as well as an MS2 inverted logic signal to the memory
unit 36 on a line 138 via an inverter 140. The MS1, MS2 signals are fed to the data
selector circuit 60 and select either DATA 1 or DATA 2 for output from the deskew
processor circuit 18. The Q-bar output of the flip-flop 130 also is coupled to a NAND
gate 142 of the read control circuit 124 in Figure 6B. The latch 122 supplies a READ
BUSY signal on Q8 to the clock input of the flip-flop 126 and to a 1D input of another
latch 146. The latch 146 is clocked via the RC2 clock on line 112 from Figure 6D,
and supplies the aforementioned READ DONE signal to the clear input of the flip-flop
110 of the write-to-read transfer circuit 94 to inhibit another read cycle until the
present read cycle is completed. The RC2 clock is also coupled to the clock inputs
of a binary counter 148 and the latch 122 of the read control circuit 124. The latch
122 also provides a Q1 output signal SECOND CLOCK to the clock input of the flip-flop
130, as well as to one input of a quad NAND circuit 150. The other input of NAND circuit
150 is supplied with a SECOND H signal via the Q6 output of the latch 122, which SECOND
H signal also is fed to one input of a NAND gate 152. The other input of NAND gate
152 is coupled to a FIRST H signal from the Q7 output of the latch 122, and supplies
an output to the second input of the NAND gate 142. A NAND gate receives the output
of NAND gate 142 and also an H2 signal on a line 156 supplied from the selector control
2 of the second channel as shown in Figures 6A, 6D. In turn, the NAND gate 154 supplies
a DATA H signal, Figure 6C, via an inverter 158 and a line 160 which extends to subsequent
playback signal processing electronics to provide corresponding system related timing
signals related in time to the deskewed data on the data output bus 64 from the data
selector 60. It may be seen that the read control circuit 124 is included herein primarily
due to the downstream memory configuration used in the playback electronic circuits
22, which can accept only one line of data at a time. Thus the read control circuit
124 delays the read address generator 162 between two lines of data while supplying
the timing signal, DATA H, downstreeam on line 160. The read control circuit 124 thus
is not critical to the invention.
[0022] A read address generator 162, Figure 6C, similar to the write address generator 90,
includes a binary counter 163 which receives a selected DELAY signal from the NAND
gate 150 at its (P) input and which is clocked by a clock RC1 on a line 164 of Figures
6A, 6D. The load inputs of the binary counter 163 are supplied with the READ LOAD
SIGNAL corresponding to the Q-bar output of the flip-flop 110. In turn, the read address
generator 162 supplies a digital word corresponding to a READ 1 ADDRESS signal to
the memory unit 34 of the first channel via an address bus 166, which corresponds
to the bus 52 of Figure 5. The last bit state (QC) of the binary counter 163 is fed
back to the (T) input thereof, as well as back tot he load inputs of the binary counter
148 and an 8D input of the latch 122 via an inverter, Figure 6B.
[0023] Referring to Figure 6D, the memory unit 34 of the first channel is shown with various
inputs thereto from the selector control 1 as well as from external sources. In addition,
the selector control 2 and memory unit 36 of the associated second channel are shown
in dashed blocks, and the complementary input signals for the second channel are depicted.
The outputs of the selector control 1 shown in Figure 6C are fed to the memory unit
34 as shown in Figure 6D. More particularly, the NEW WRITE 1 and NEW READ 1 signals,
on lines 104 and 114 respectively, are supplied to a memory 1 control circuit 170.
A DATA CLOCK 1 signal, corresponding to the off-tape horizontal signal related to
the input DATA 1 depicted on line 42 of Figure 5, is supplied to the circuit 170 via
a line 174. The WRITE 1 ADDRESS and READ 1 ADDRESS signals on buses 96, 166 are supplied
to an address select 1 circuit 176, which supplies the addresses to a memory 178 via
a bus 180. The DATA H signal of Figure 6C is supplied via the line 160 to subsequent
playback electronics to provide downstream system timing for subsequent memories which
receive the successive deskewed data blocks. The MS1 and MS2 signals on lines 136,
138 are fed to the data selector circuit 60 of previous mention to provide selection
of the DATA 1 in the first channel or DATA 2 in the second channel, respectively,
during the readout process.
[0024] A 2Fsc clock signal (at twice the colour sub-carrier frequency) for read processing
is supplied to a clock generator 182 via a line 184 from system timing (not shown).
The clock generator 182 includes a series of inverters which, in turn, produce the
various clock signals used by the components in the deskew processor circuit 18; namely,
a pair of clock signals, which are supplied respectively to the usual output latches
of the memory 178 and to the data selector circuit 60 via clock lines 186, while the
RC1 and RC2 clock signals are supplied via Figures 6A and lines 164, 112 to the respective
components in the selector control 1 of the first channel. The remaining clock signals
include RC3 and RC4 clocks supplied to the selector control 2 of the second channel,
Figure 6D, via lines 188, 190, and corresponding in function to the RC1 and RC2 clocks
of selector control 1. Clock signals, similar to the clocks on the lines 186, are
supplied on lines 192 to the output latches of a memory 179 of the memory unit 36
and to the data selector circuit 60
[0025] It may be seen that the selector control 2 receives essentially the same input signals
as does the selector control 1, as depicted in Figures 5 and 6A. Thus, in Figure 6D
a START 2 signal is supplied on a line 194 to initiate the write mode in the second
channel, and the same PASS signal of Figure 6a is also supplied to selector control
2 via the line 76. The TAPE H2 signal on line 44, Figure 5, supplies the necessary
DATA 2 signal timing information. The H2 signal on the line 156 fed to the input of
selector control 1, Figure 6A, is supplied by the selector control 2, Figure 6D, and
corresponds in function to the DATA H signal generated by the read control circuit
124 at the output of NAND gate 142 of previous mention. The TAPE H2 signal is the
timing signal necessary for further processing, which is related to the data timing
as generated by the selector control 2. The LH2 signal which is fed to selector control
1, Figure 6A, on line 108, is generated by a read stop control circuit (corresponding
to circuit 118) of selector control 2, and corresponds in function to the LH1 signal
generated by selector control 1, Figures 6A, 6C, on its line 134 and which is fed
back to the input of selector control 2, Figure 6D. An off-tape clock signal TB1 on
a line 196, Figure 6D, corresponds to the TA1 signal on line 86 of the selector control
1, and is generated by a memory control circuit (not shown) for memory unit 36, which
corresponds to the control circuit 170 for the memory unit 34. TB1 is fed to the selector
control 2 on line 196. A DATA CLOCK 2 signal corresponding in function to the DATA
CLOCK 1 signal on line 174, Figure 7, of the memory unit 34, is supplied to the memory
unit 36 via a line 198. The input DATA 2 is supplied to the memory 179 of the memory
unit 36, via the input data bus 40 of previous mention in Figure 5. The DATA 2 is
supplied from the memory 179 to the data selector circuit 60 via the data bus 58,
along with the DATA 1 on the respective data bus 56 from the memory 178. The deskewed
data signals are supplied from the data selector circuit 60 on the data output bus
64 in response to the MS1 and MS2 signals.
[0026] Figure 7 illustrates an implementation of the memory 1 control circuit 170. The memory
control 2 circuit (not shown) in the second channel is similar. The NEW WRITE 1 signal
is supplied on the line 104 to the clock input of a divide-by-three counter 200, of
which the QA, QB outputs are fed to the 1A, 1B inputs of a decoder 202. The NEW READ
1 signal on line 114 clocks a pair of D-type flip-flops operating as a latch 204,
of which the D inputs are coupled to the Q outputs of the counter 200. The Q outputs
of the latch 204 are coupled to the 2A, 2B inputs of the decoder 202. The latter supplies
WRITE SELECT and READ SELECT signals on respective lines 206, 208 to the memory 178,
as shown in Figure 6D. Three WRITE SELECT (WA, WB, WC) and three READ SELECT (R1,
R2, R3) signals are shown herein due to the particular memory configuration, which
includes three memories each of two lines capacity. Each memory is sequentially selected
as decoded by the decoder 202 which supplies the three corresponding WRITE SELECT
signals to sequentially load data in the three memories, and which supplies three
READ SELECT signals to sequentially read out the stored data. Thus the inputs to the
three memories forming memory 178 are sequentially loaded via the NEW WRITE 1 signal
while being sequentially read out via the NEW READ 1 signal.
[0027] The circuit 170 also receives the DATA CLOCK 1 signal on line 174 fed to a series
of inverters 209, and supplies the TA1 signal on the line 86 and a pair of memory
clock signals on lines 210. A WRITE signal for enabling the memory 178 to write is
supplied to the address select 1 circuit 176, Figure 6D, via a line 216, a latch 212
and a multivibrator 214.
1. A circuit for deskewing successively occurring blocks of data wherein overlap in
time may occur between the end of a first block of data relative to the beginning
of a second block of data, comprising: means (114,104) for supplying memory read and
write control signals, said read control signal being independent of the write control
signal; memory means (34, 36) coupled to receive the first and second data blocks
for alternately storing the successive data blocks in response to the write control
signal; and data control means (46) for determining the occurrence of overlap between
the successive data blocks and for inhibiting the read control signal from reading
the second data block from the memory means for a delay time period corresponding
to any overlap.
2. A circuit according to claim 1 including: means for providing to the data control
means off-tape timing signals (H1,H2) which are indicative of the timing of the alternately
stored blocks of data; and wherein said data control means enables read out of the
first stored block of data via the read control signal and thereafter enables the
read out of the second stored block of data at the end of the delay time period.
3. A circuit according to claim 2 wherein: said memory means includes first and second
memories (34,36) for alternately storing the first and second blocks of data respectively
in response to the write control signal; and said data control means includes first
and second data selector control circuits receiving the off-tape timing signals for
determining therefrom any data block overlap.
4. A circuit according to claim 3 wherein the first and second data selector control
circuits include: pass circuit means (74) for supplying an activate signal indicative
of the number of horizontal television lines in each block of data; and means (92)
responsive to the pass circuit means for further inhibiting the reading of data from
a memory in response to the activate signal.
5. A circuit according to claim 4 wherein the first and second data selector control
circuits include: write-to-read transfer circuit means (94) for receiving the off-tape
timing signals and the activate signal and for enabling the reading of data from a
memory under the control of both the timing and activate signals.
6. A circuit according to claim 3 further including: data selector means (170) coupled
to the first and second memories for alternately selecting respective blocks of data
therefrom in response to the read control, signals of the first and second data selector
control circuits.
7. A circuit for deskewing successively occurring first and second data signals, comprising:
first memory means (34) for storing the first data signal; second memory means (36)
for storing the second data signal; data selector control means (46) for generating
a delayed switching signal (LH1, LH2) indicative of any overlap in time between the
occurrence of the second data signal relative to the first data signal; and data selector
means (60) coupled to the data selector control means for selecting the first data
signal from the first memory means and then selecting the second data signal from
the second memory means in response to the delayed switching signal.
8. A circuit according to claim 7 wherein the data selector control means includes:
means for supplying off-tape timing signals (H1,H2) indicative of any overlap between
the stored first and second data signals; and read control means receiving the off-tape
timing signals for generating the delayed switching signal in response to the extent
of any overlap between the data signals.
9. A circuit according to claim 8 wherein the data selector control means further
include: pass counter means (74) for supplying an activate signal indicative of the
time period of each of the first and second data signals; and said read control means
(94) being further responsive to the activate signal when generating the delayed switching
signal.
10. A circuit according to claim 8 wherein the read control means includes first and
second circuits integral within the data selector control means for respectively supplying
a first read enable signal to read out the second data signal and a second read enable
signal to read out the first data signal, said first and second read enable signals
being further responsive to the delayed switching signal in the event of an overlap.
11. A circuit according to claim 7 wherein: said first and second memory means include
respective write enable circuits, and respective read enable circuits which are independent
of the write enable circuits; and said data selector control means include first and
second selector control circuits for supplying selected control signals to the first
and second write and read enable circuits respectively.
12. A circuit according to claim 11 wherein the first and second selector control
circuits respectively include: first and second write control means for loading the
successive first and second data signals into respective first and second memory means
as the data signals are received; first read control means for reading the stored
first data signal from the first memory means while inhibiting the read out of the
stored second data signal; and second read control means for reading the stored second
data signal from the second memory means while inhibiting the read out of the stored
first data signal.
13. A circuit according to claim 12 wherein the first and second read control means
respectively include: a first transfer circuit (94) for enabling the first read enable
circuit after the first write enable circuit has loaded the first memory means; a
second transfer circuit for enabling the second read enable circuit after the second
write enable circuit has loaded the second memory means; a first read stop circuit
(118) for inhibiting the second transfer circuit as long as the first transfer circuit
enables the first read enable circuit; and a second read stop circuit for inhibiting
the first transfer circuit as long as the second transfer circuit enables the second
read enable circuit.
14. A circuit according to claim 13 wherein the first and second read control means
further respectively include: first and second pass circuits (70) respectively coupled
to the first and second transfer circuits and to the first and second read stop circuits
for supplying thereto respective activate signals indicative of the time period of
each of the first and second data signals.
15. A circuit for deskewing successive first and second blocks of data, comprising:
first memory means (34) for storing the first block of data; second memory means (36)
for storing the second block of data; data selector control means (46) coupled to
the first and second memory means for determining the end of the first block of data
and the beginning of the second block of data; and data selector means (60) coupled
to the data selector control means for selecting the read out of the second block
of data from the second memory means only after the data selector control means determines
the end of the first block of data.
16. A system for deskewing successive blocks of data recovered along with respective
data block timing signals by respective multiple playback heads, wherein the blocks
of data include a selected number of television lines corresponding to each pass of
the heads, and wherein overlap in time may occur between successive blocks of data
being recovered, comprising: a first memory unit (34) for storing a first data block;
a second memory unit (36) for storing a second data block; selector control circuits
(46) coupled to the first memory unit for loading the first data block in response
to its timing signal and to the second memory unit for loading the second data block
in response to its timing signal, said first and second selector control circuits
including respective first and second circuit means (94) for determining any overlap
between the first and second stored data blocks; and data selector means (60) coupled
to the first and second memory units for selecting respective data blocks therefrom
in response to the first and second circuit means.
17. A circuit according to claim 16 including: first and second pass counter circuits
(70) coupled to the respective first and second circuit means for supplying first
and second activate signals indicative of the number of television lines in each pass
of the heads; and first and second write-to-read transfer circuits coupled to the
first and second pass counter circuits respectively and responsive to the activate
signals and the data block timing signals for supplying a data block read signal to
the corresponding memory unit and an associated data select signal to the data selector
means.
18. A circuit according to claim 17 further including: first and second read stop
circuits coupled to respective first and second pass counter circuits and to first
and second write-to-read transfer circuits for supplying respective first and second
last line hold-off signals (LH1, LH2) to the second and first memory units respectively,
for inhibiting reading by the second memory unit until read out of the first memory
unit is finished, and vice versa.
19. A method for deskewing successive blocks of data wherein overlap may occur between
the beginning of one data block relative to the end of a previous data block, comprising:
storing the successive data blocks as they occur in time; determining the presence
of overlap between a second stored data block and a previously stored data block;
reading out the previously stored data block while inhibiting the read out of the
second stored data block; reading out the second stored data block only after the
previously stored data block has been read out; and combining the deskewed data blocks
in their initial succession.
20. A method according to claim 19 including: determining the time period of each
of the successively stored data blocks; and delaying the reading out of the second
stored data block in response to the determined time period of the previously stored
data block.
21. An arrangement for removing temporal overlap between successive blocks of data
in a system in which blocks of data from a first channel are stored in a first memory
(34) and read out therefrom and blocks of data from a second channel are stored in
a second memory (36) and read out therefrom, the blocks of data in the first channel
occurring approximately alternately with blocks of data in the second channel, characterised
by means for inhibiting (94) the reading of a data block from the first memory until
the reading of a data block in the second memory is completed and means for inhibiting
the reading of a data block from the second memory until the reading of a block of
data in the first memory is completed, whereby the said overlap is removed, and means
(60) for combining blocks read out from the memories alternately into a single output
signal.