Background of the Invention
[0001] The present invention relates to a frequency modulator utilizing a frequency synthesizer,
which is applied to a mobile radio communication apparatus.
[0002] A conventional frequency synthesizer for a frequency modulator of this kind comprises
a voltage controlled oscillator (VCO), a programable frequency divider, a reference
oscillator, a phase detector (comparator) and a phase locked loop connecting them.
With this circuit configuration, an input modulation signal from an external is applied
to a variable capacitance diode (variable capacitor) contained in the VCO to generate
a frequency-modulated signal. Particularly, for a mobile radio communication use,
an output frequency of the VCO is changed according to control of a channel selection
and change of the VCO output frequency is performed by changing a frequency-dividing
factor of the programable frequency divider.
[0003] When such frequency synthesizer is applied to a mobile radio communication apparatus,
it is well known in the field that modulation sensitivity is undesirably deviated
according to the channel selection, i.e., the VCO output frequency. For example, when,
in order to generate a higher carrier frequency, a control voltage to be applied to
the VCO is boosted, the modulation sensitivity becomes higher. Namely, since the control
voltage applied to the VCO corresponds to a reversed voltage applied to the variable
capacitor in the VCO, capacitance of the variable capacitor becomes reduced when the
control voltage becomes high. Therefore, capacitance change due to the level of the
input modulation signal becomes more efficient than that due to the control voltage.
[0004] Conventionally, the modulation sensitivity change is compensated by controlling a
level of an input modulation signal according to channel selection. Such technique
is disclosed in U.S. Patent No.4,501,019 "FREQUENCY MODULATION TRANSMITTER" issued
on February 19, 1985 and assigned to the applicant of the resent invention.
[0005] However, according the forementioned conventional technique, there is the following
disadvantage. When an oscillation frequency band becomes wider, i.e., the number of
channels used for mobile radio communication becomes increased, it is necessary to
enlarge the circuit configuration for compensating the corresponding wider modulation
sensitivity change. Therefore, a frequency synthesizer becomes more complicated.
Summary of the Invention
[0006] It is therefore an object of the present invention to provide a frequency modulator
utilizing a frequency synthesizer capable of compensating modulation sensitivity change
by adding only a simple circuit part to the conventional frequency synthesizer.
[0007] According to the present invention, there is provided a frequency modulator utilizing
a frequency synthesizer comprising a voltage controlled oscillator (VCO), a programable
frequency divider, a reference oscillator, a phase comparator and a phase locked loop,
the VCO including a first variable capacitor receiving the control voltage from the
phase comparator and a second variable capacitor receiving an input modulation signal,
further comprising a bias circuit for controlling a bias to be supplied to the second
variable capacitor in accordance with the control voltage delivered from the phase
comparator. According to the present invention, undesirable change of the modulation
sensitivity due to difference of the oscillation frequency is compensated by controlling
the reverse bias to be applied to the second variable capacitor receiving the input
modulation signal depending on the frequency control voltage for the VCO.
Brief Description of the Drawings
[0008]
Fig. 1 is a block diagram of an embodiment according to the present invention;
Fig. 2 shows a detailed circuit configuration of a bias circuit and a voltage controlled
oscillator shown in Fig. 1;
Fig. 3 is a diagram illustrating capacitance change of a variable capacitor in accordance
with a reversed bias to be applied to the variable capacitor; and
Fig. 4 is a diagram illustrating total capacitance change in a variable capacitance
circuit contained in the voltage controlled oscillator.
Description of the Preferred Embodiments
[0009] Referring to the accompanying drawings, an embodiment of the present invention will
subsequently be described. Fig. 1 is a block diagram of the embodiment according to
the present invention. Fig. 2 is a block diagram of detailed circuitry of Fig. 1,
including a bias circuit 1 and a voltage-controlled oscillator 2.
[0010] The embodiment of the present invention, as shown in Fig. 1, comprises the bias circuit
1 for applying a bias voltage to an input modulation signal given via a modulation
input terminal 1a, a voltage-controlled oscillator (VCO) 2 having a variable capacitance
diode (variable capacitor) for receiving the output of the bias circuit 1, an amplifier
circuit 3 for amplifying the output signal of the VCO 2 to deliver a synthesizer output
signal to an output terminal 3a, a first frequency divider (programable frequency
divider) 4 for frequency-dividing the output of the VCO 2 in accordance with a channel
control signal, a reference oscillator 8 for producing a reference frequency signal,
a second frequency divider 7 for dividing the output of the reference oscillator 8,
a phase comparator 6 for comparing the phase of the output of the first frequency
divider 4 and the phase of the output of the second frequency divider 7, and a low-pass
filter 5 for receiving the output of the phase comparator 6 to deliver a control voltage
to the VCO 2. Further, according to the present invention, the control voltage from
the low-pass filter 5 is also applied to the bais circuit 1 to compensate a modulation
sensitivity change.
[0011] As shown in Fig. 2, the VCO 2 comprises an oscillator part 21 and a variable capacitance
part 22. The variable capacitance part 22 includes a resonance element (strip-line
in this case) 23, a variable capacitor 24 receiving the control voltage through a
choke coil 25 from the low-pass filter 5 (Fig. 1) and another variable capacitor 26
receiving the input modulation signal through a choke coil 27. Further, the bias circuit
1 featuring the present invention includes a field-effect transistor (FET) 11 having
a gate terminal 12 for receiving the control voltage delivered from the low-pass filter
5, a source electrode connected to a common potential (earth voltage) via a resistor
13, and a drain electrode connected via a resistor 14 to a power supply Vcc and also
connected via the choke coil 27 in the VCO 2 to a cathode of a variable capacitor
26 in the VCO 2 for the frequency modulation of the VCO 2, and a capacitor 15 inserted
between the terminal 1a and the drain electrode of the FET 11.
[0012] The operation of the bias circuit 1 featuring the present invention will subsequently
be described. The control voltage CV from the low-pass filter 5 is applied to the
gate of the n-channel FET 11 and the input modulation signal from the terminal 1a
is connected via the capacitor 15 to the drain of the FET 11. Thus, the input modulation
signal is superposed on a DC bias from the drain of the FET 11 and applied to the
variable capacitor 26 for the frequency modulation of the VCO 2. In this case, when
the oscillation frequency of the VCO 2 becomes high, the control voltage CV applied
to the gate of the FET 11 becomes high. Further, if, in this case, the resistance
of the resistors 13 and 14 is so selected as to saturate the drain current of the
FET 11, the potential of the drain of the FET 11, i.e., the DC bias, accordingly decreases
by R·ΔI
PS (the product of the increase in the drain current ΔI
PS and the resistance R of the resistor 14). As the DC bias decreases, the capacitance
of the variable capacitor 26 increases as shown in Fig. 3. Since the modulation sensitivity
is determined by the change of the sum of capacitances of the variable capacitor 26
and a capacitor 28 serially connected to the variable capacitor 26 relative to the
change of the modulation signal level, the change of the total capacitance decreases
as the capacitance of the variable capacitor 26 increases as shown in Fig. 4 and,
thus, the modulation sensitivity also decreases. In Fig. 4, C₁ and C₂ correspond to
the capacitances of the capacitor 28 and the variable capacitor 26, respectively,
and C corresponds to the sum capacitance. This makes possible to compensate the increase
of the modulation sensitivity due to increase of the oscillation frequency.
[0013] In this case, the oscillation frequency is subject to deviate at that time because
the total capacitance changes. However, since the sensitivity due to the variable
capacitor 24 for a phase locked loop is much greater than the modulation sensitivity
due to the variable capacitor 26, the phase locked loop is sufficiently locked and
the frequency deviation due to the total capacitance change does not appear.
[0014] A transistor may be used in place of the FET for the same operation, but a reference
leak resulting from control voltage leakage will appear because the transistor requires
a base current and this badly affects the performance of the synthesizer.
[0015] As set forth above, according to the present invention, the modulation sensitivity
change due to the oscillation frequency change can be compensated by only adding the
FET to the bias circuit so that a circuit having a large number of parts necessary
to the prior art circuit configuration can be dispensed. Consequently, the present
invention has the effect of not only reducing cost but also improving packaging efficiency.
1. A frequency modulator utilizing a frequency synthesizer comprising:
a voltage controlled oscillator having a variable capacitor for generating a frequency-modulated
signal, said variable capacitor receiving an input modulation signal;
a programable frequency divider for frequency-dividing the frequency-modulated signal
delivered from said voltage controlled oscillator;
a reference oscillator for generating a reference signal;
a phase comparator for comparating phases of the output of said programable frequency
divider and said reference signal to produce a control signal of said voltage controlled
oscillator; and
bias means for controlling a bias of said variable capacitor contained in said voltage
controlled oscillator in response to said control signal delivered from said phase
comparator.
2. A frequency modulator utilizing a frequency synthesizer comprising a voltage controlled
oscillator, a programable frequency divider, a reference oscillator, a phase comparator
and a phase locked loop, said voltage controlled oscillator including a first variable
capacitor receiving a control voltage from said phase comparator and a second variable
capacitor receiving a modulation signal to generate a frequency modulated signal from
said voltage controlled oscillator, wherein said frequency synthesizer further comprises
bias means for controlling a bias of said second variable capacitor in accordance
with the control voltage delivered from said phase comparator.
3. A frequency synthesizer comprising an input terminal for receiving a modulated
signal,
a voltage-controlled oscillator having a variable capacitance diode, and
a bias circuit including a first resistor with one end connected to a power supply,
a second resistor with one end connected to a common potential, a capacitor connected
between said input terminal and said connection where the respective other ends of
said first and second resistors are connected, said bias circuit adapted to bias said
variable capacitance diode with the potential at said connection, characterized in
that
said bias circuit includes a field-effect transistor inserted between said connection
and the other end of said second resistor, a gate of said field-effect transistor
receiving a control voltage for said voltage-controlled oscillator.