[0001] The invention relates to differential amplifiers, and more particularly to a differential
amplifier providing common mode rejection.
[0002] A prior art deflection amplifier system of interest with respect to the present invention
is disclosed in US-A 4,302,708, "Deflection Amplifier System for Raster Scanned Cathode
Ray Tube Displays".
[0003] It describes a deflection system including a differential input amplifier stage and
a deflection amplifier system which drives the deflection coil of this display system.
An error signal is applied to the differential amplifier that is fed forward to adjust
the fly back pulse amplitude in a manner to reduce the error signal to zero and thereby
provide the desired linear deflection yoke current. A sampling resistor is connected
in series with the beam deflection coil to provide a negative feedback voltage proportional
to coil current for use in promoting linear operation of this system. One end of the
deflection yoke is connected to a capacitor, diode, and transistor connected in parallel,
for operation in a cycle of resonant oscillation which occurs during the resonant
retrace interval. The sampling resistor is connected in series with the other end
of the beam deflection coil. Since the sampling resistor is connected to an ungrounded
side of the deflection coil, it is subject to a substantial common mode beam deflection
signal which is of a significantly greater amplitude than the desired differential
signal used to provide the negative feedback signal. The common mode potential can
lead to oscillation or overloading and saturation of the differential amplifier. It
is therefore desirable to provide an improved differential amplifier which has substantial
rejection to the common mode signal while providing amplification of the differential
voltage.
SUMMARY OF THE INVENTION
[0004] A differential amplifier embodying the principles of the present invention comprises
a summing network coupled to input terminals of the amplifier and to a common junction
for producing a signal representative of the common mode signal, an inverting amplifier
coupled to the summing network for producing a signal proportional to and in a phase
opposing the common mode signal, and a second summing network coupled to the input
terminals and to the junction of the first summing network for combining the common
mode signal and the opposing common mode signal so as to produce a null value and
to transmit at least a portion of the differential signal to output terminals coupled
to a conventional differential amplifier.
BRIEF DESCRIPTION OF THE DRAWINGS
[0005]
Fig. 1 is an electrical schematic drawing of a differential amplifier incorporating
the common mode rejection features of the present invention.
Fig. 2 is a block diagram of a prior art linear deflection amplifier in which the
differential amplifier of the present invention may be incorporated.
DESCRIPTION OF THE PREFERRED EMBODIMENT
[0006] Any combination of input signals can be decomposed into differential and common mode
input signals. The differential input voltage is defined as the difference between
the two input signals, i.e.,
e
d = V₁ - V₂ (1)
The common mode input voltage is defined as:
e
c = (V₁ + V₂)/2 (2)
Thus there is a differential component in which the signals on the two input terminals
are equal in magnitude and 180° out of phase and a common mode component in which
the two input terminal signals are equal in magnitude and in phase. The ratio of differential
gain to common mode gain is known as the common mode rejection ratio. The actual amplifier
output to any input signal is the sum of a differential gain product and a common
mode gain product. The common mode product introduces an error term. The larger the
common mode rejection ratio the smaller the error term and the greater the amplifier
accuracy.
[0007] Referring now to Fig. 1, the differential amplifier 52 is comprised of a common mode
summing network 14, an inverting amplifier 16, and a buffer amplifier 18. The summing
network 14 is comprised of resistors R2 and R3 which have their first ends connected
to terminals 10 and 12 respectively and the common node 20 coupled to the inverting
input of amplifier 16. The non-inverting input of amplifier 16 is coupled to ground.
Node 20 is further connected to one end of a resister R1. The output of amplifier
16 is connected to the input of amplifier 18 whose output is further connected to
resister R1 at node 22.
[0008] Terminals 10 and 12 are connected to a further summing network 24 which is comprised
of two voltage dividers respectively coupled to the input terminals 10 and 12 at one
end and to a node 26 which is connected to node 22 at the other end. The voltage dividers
are comprised of series resistors R4 and R5, and R6 and R7, respectively. Divider
R4, R5 is tapped at a junction 28 to provide an output voltage V1. Divider R6, R7
is tapped at a junction 30 to provide an output voltage V2. The output signal V1 is
coupled via line 32 to a high impedance buffer amplifier 34 which in turn has an output
coupled to a resistor network R8, R9 for providing an output signal V1B at node 36.
Series resistors R8 and R9 are tapped at junction 38 to provide a signal to the non-inverting
input of a differential amplifier 40 whose function is to be described. The inverting
input 33 of amplifier 34 is coupled to its output at node 36 in a conventional manner.
A second buffer amplifier 42 is coupled via lead 44 to node 30. In a similar manner,
this amplifier feeds an output node 46 to develop a signal V2B and a resistive divider
R10, R11. Junction 48 of R10, R11 is coupled to the inverting input of amplifier 40,
and the free end of resistor R11 is connected to the output of amplifier 40 at node
50 to provide an output Vo.
[0009] In operation, an input signal having both differential and common mode signal components
is applied to terminals 10 and 12. Vcm+ and Vcm- are the input signals containing
the common mode voltage, Vcm, and the desired differential signal, S+ - S-. Thus,
Vcm+ = Vcm + S+ (3)
Vcm- = Vcm + S- (4)
[0010] Resistors R1, R2 and R3 and amplifier 16 are configured as an inverting summing amplifier.
Resistors R2 and R3 couple the signals at terminals 10 and 12 to provide a current
sum thereof at terminal 20 which flows through resistor R1 to produce the output voltage
V3 at node 22. The gain of the circuit encompassing amplifiers 16 and 18 is determined
by the resistor ratios R1/R2 and R1/R3. Thus, provided R2 and R3 are equal in value,
the voltage V3 developed at node 22 must be proportional to the negative of the average
of the input signals Vcm+ and Vcm-, at terminals 10 and 12 respectively. Since the
output of amplifier 16 is limited to + or -10V using typically available operational
amplifiers, the gain of this circuit must be chosen so that U1 will operate within
this range. This is obtained by choosing a value R1/R2 = R1/R3 = 5/Vcmm, where Vcmm
represents the maximum common mode voltage in units of volts applied to the input.
Amplifier 18 serves as a unity gain current buffer for supplying the developed inverse
common mode voltage to node 26 of summing network 24. The resistive elements of network
24 are chosen so that R4/R5 = R6/R7 = Vcmm/10. This insures that the value of the
common mode voltage, which is developed at terminals 10 and 12 of the summing network
24 and the value of common mode voltage, which is developed at node 26 through summing
network 14, and amplifiers 16 and 18 are proportional and opposing so that a null
value occurs at junctions 28 and 30. Thus voltages V1 and V2 are substantially free
of the influence of the common mode voltage and are representative of the differential
voltage applied to terminals 10 and 12.
[0011] To assure a high common mode rejection ratio, R4/R5 must be quite accurately matched
to the ratio of R6/R7. Amplifiers 34 and 42 are high impedance unity gain buffers
which serve the purpose of isolating nodes 28 and 30 from being unequally loaded by
the unequal currents flowing through resistors associated with amplifer U5. Current
buffer U2 reduces the effects of stray capacitance associated with summing network
24 and increases the operational frequency range of the amplifier. Preferably, the
circuit should be symetrically disposed in order to equalize stray capacitances about
nodes 28 and 30 and thereby extend the frequency range over which the common mode
rejection ratio is acceptable.
[0012] Resistors R8, R9, R10, and R11 are chosen to provide differential amplifier 40 with
an appropriate gain factor to provide the desired amplification of the differential
signal. Thus, R9/R8 = R11/R10 = (V
cmm + 10)/10.
[0013] In some applications it is important to consider the effect of the imbalance introduced
by a current flow through a terminating resistor which may be applied at terminals
10 and 12 as in the deflection amplifier heretofore described. These currents are
designated as I+ and I-.
[0014] Referring to Fig. 2 there is shown a block diagram of a typical linear deflection
amplifier incorporating the differential amplifier 52 of the present invention and
a resistor Rs in series with the deflection yoke Ly for sampling the current through
the yoke. Note that current I+ does not flow through the resistor Rs, nor through
the yoke Ly. Therefore, the current I+ does not contribute an error to the voltage
across Rs. Current I- flows through node 10 and 12 and thus introduces an error into
the differential voltage across Rs, since the resultant voltage drop is not representative
of the current through the yoke Ly. With the resistors of summing junction 24 matched
as described in connection with Fig.1, this would result in a voltage difference between
points V1 and V2 when a positive potential is applied to terminal 10, even though
no current is flowing through the deflection yoke. By adjusting the ratios R4/R5 and
R6/R7 to differ slightly so that the ratio R4/R5 is greater than the ratio R6/R7,
the undesired current through the sample resistor may be compensated for. Thus, for
example, assuming a figure for the maximum common mode voltage Vcmm = 20V, and Rs
= 0.1 ohm, suitable values are
R3 = 20K ohm
R5 = R7 = 200 ohm
R4 = 400.051 ohm
Similarly, for R7 = 200 ohm a suitable value for R6 is
R6 = 399.949 ohm.
Since R1/R2 = R1/R3 = 5/Vcmm, it may be shown that R1 = 5K ohm and R2 = 20K ohm.
[0015] It may be seen from the above values that the required correction factors are extremely
small and can only be achieved with highly stable resistance elements that are capable
of being electronically trimmed, such as by laser. Thus the circuit is well adapted
for use in a hybrid or monolithic chip, where the advantages of laser trimmed resistors
makes its production feasible. Common mode rejection ratios of the order of -96db
have been measured in a test circuit.
1. A differential amplifier for extracting a differential signal component in the
presence of a substantially greater common mode signal, comprising:
a) first and second input terminals (10, 12) for receiving respective differential
signal and common mode signal voltage components;
b) a first summing network (14) having first and second impedance elements (R2, R3),
respectively, coupled to said first and second terminals (10, 12) and to a common
junction (20) for producing a signal representative of said common mode signal;
c) an amplifier (16) having an input and an output, said input coupled to said first
summing network (14) for producing a signal proportional to and in a sense opposing
said common mode signal;
d) a second summing network (24) comprising a plurality of further impedance elements
(R4- R7) having first and second nodes coupled respectively to said first and second
input terminals (10, 12) and a third node coupled to said output of said amplifier
(16) for combining said common mode signal and said opposing signal so as to produce
a null value thereof and to transmit at least a portion of said differential signal
to a pair of output terminals (28, 30) coupled respectively to pairs of said plurality
of impedance elements (R4 - R7);
e) differential amplifier means (34, 40, 42) having a pair of input terminals for
receiving said portion of said differential signal and providing an amplified output
thereof substantially independent of said common mode signal; and
f) impedance isolating means (34, 42) having an output coupled to said input terminals
and an input coupled to an intermediate junction (28, 30) of said second summing network
(24) for isolating said second summing junction from an input impedance of said differential
amplifier means.
2. A differential amplifier according to claim 1,
characterized in that said amplifier comprises:
a) an inverting amplifier (16) having an inverting input, a non-inverting input, and
an output;
b) a third impedance element (R1) having a first end coupled said to inverting input
and a second end coupled to said third node of said second summing network; and
c) a unitary gain amplifier (18) having an input coupled to said output of said inverting
amplifier (16) and an output coupled to said third node of said second summing network
(24).
3. A differential amplifier according to claim 2,
characterized in that
a) said first and second impedance elements (R3, R2) of said first summing network
(14) have substantially equal values of impedance; and
b) said first and third impedance elements (R1, R3) and said second and third impedance
elements (R1, R2) have a substantially equal value of a predetermined impedance ratio.
4. A differential amplifier according to Claim 3, characterized in that said second summing network (24) comprises an impedance divider circuit (R4 - R7),
said further impedance elements comprises a pair of voltage dividers, each having
a first end connected to one of said input terminals (10, 12), a second end connected
to said output of said unitary amplifier (18) and an intermediate junction (28, 30)
coupled respectively to each of said further impedance elements such that a predetermined
portion of the voltage difference applied between said first and second input terminals
appears between said intermediate points (28, 30).
5. A differential amplifier according to Claim 4, characterized in that said voltage dividers of said second summing network have equal ratios of voltage
division.
6. A differential amplifier according to Claim 5, characterized by impedance element divider means (R8, R9, R10, R11) coupled between an output of said
impedance isolating means (34, 42) and said input of said differential gain means
(40).
7. A differential amplifier according to Claim 6, characterized in that said impedance element divider means (R8 - R11) is comprised of a further pair of
voltage dividers (R8/R9, R10/R11) having equal and predetermined ratios of division.
8. A differential amplifier according to Claim 7, further comprising a resistive element
(Rs), coupled in series with an inductive element (Ly) and having first and second ends coupled respectively to said first and second input
terminals of said differential amplifier (52).