11 Publication number: 0 429 268 A3 (12) ## **EUROPEAN PATENT APPLICATION** (21) Application number: 90312543.3 (51) Int. Cl.5: H03F 3/343 22 Date of filing: 16.11.90 Priority: 17.11.89 JP 297730/89 Date of publication of application:29.05.91 Bulletin 91/22 Designated Contracting States: DE FR IT Date of deferred publication of the search report: 14.08.91 Bulletin 91/33 (71) Applicant: Kabushiki Kaisha Toshiba 72, Horikawa-cho Saiwai-ku Kawasaki-shi(JP) Inventor: Wakayama, Myles H., c/o Intellectual Property Div. Kabushiki Kaisha Toshiba, 1-1 Shibaura 1-chome Minato-ku, Tokyo 105(JP) Representative: Freed, Arthur Woolf et al MARKS & CLERK 57-60 Lincoln's Inn Fields London WC2A 3LS(GB) ## 64 Current-mirror circuit with buffering transistor. (57) A current-mirror (10) circuit includes a pair of NMOS transistors (12 and 14). The first NMOS transistor (12) has a gate electrode, a drain electrode serving as a current input terminal (16) of the current-mirror circuit (10) and a source electrode connected to a pre-selected potential. The second NMOS transistor (14) has a gate electrode connected to the gate electrode of the first NMOS transistor, a drain electrode serving as a current output terminal (20) of the current-mirror circuit (10) and a source electrode connected to the preselected potential. The current-mirror circuit is provided with a buffer circuit. The buffer circuit includes a bipolar transistor which is opposite in polarity to the paired NMOS transistors (12, 14), i.e., a PNP bipolar transistor (22). This transistor is associated with a constant current source (24). FIG. 1 ## EUROPEAN SEARCH REPORT EP 90 31 2543 | DOCUMENTS CONSIDERED TO BE RELEVANT | | | | | | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------|---------------------------------|--------------------------------------------------| | Category | | h indication, where appropriate,<br>vant passages | _ | levant<br>claim | CLASSIFICATION OF THE<br>APPLICATION (Int. CI.5) | | × | PATENT ABSTRACTS OF (E-548)(2759) 12 October 19<br>& JP-A-62 104305 (TOSHIB<br>* the whole document * | 987, | 1-6<br>19, | ,7-16,<br>20 | Н 03 F 3/345<br>G 05 F 3/26 | | Α | US-A-4 034 307 (O.H. SCHADE JR.) * column 1, line 66 - column 3, line 54; figure 1 * | | 1,1 | 7,18 | | | Α | ELECTRONICS LETTERS. ENAGE GB pages 1331 - 13 "High-Resolution, Current-m tive Current Mirrors" * the whole document * | 332; D.G. Nairn et al.: | | 0 | | | A | PATENT ABSTRACTS OF 29 January 1982,<br>& JP-A-56 137717 (NIPPON * the whole document * | | | ; | | | | | | | | TECHNICAL FIELDS<br>SEARCHED (Int. CI.5) | | | | | | | H 03 F<br>G 05 F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | The present search report has I | peen drawn up for all claims | | | | | | Place of search Date of completion The Hague 13 June 9 | | earch | | Examiner TYBERGHIEN G.M.P. | | Y:<br>A:<br>O:<br>P: | CATEGORY OF CITED DOCU<br>particularly relevant if taken alone<br>particularly relevant if combined wit<br>document of the same catagory<br>technological background<br>non-written disclosure<br>intermediate document<br>theory or principle underlying the in | h another | the filing d D: document L: document | ate<br>cited in th<br>cited for | |