

- (54) Disk array controller for data storage system.
- (57) A disk array controller system is configurable to perform data transfer operations between a host system and a various disk drives configurations as a RAID level 1, 3, 4 or 5 disk array. The controller system includes a plurality of array channels (21-25) for coupling selected disk drives with a host system bus (16) and circuitry (110) for generating parity information during write operations. Each array channel (21-25) includes a data bus connected through bus drivers to the host bus (16), its associated disk drive, and the input and output of the parity generation circuitry (110). The bus drivers control the placement of data onto the array busses (21-25) and the direction of the data flow on the array busses (21-25). The system can also be configured to check parity information, recover lost data, reconstruct disk drives, monitor data transfer operations, verify data transfer operations and broadcast information to a plurality of disk drives.



This invention relates to data storage systems of the kind including host bus means adapted to be connected to a host device, and disk drive means adapted to be connected to a plurality of disk drive devices

Recent and continuing increases in computer processing power and speed, in the speed and capacity of primary memory, and in the size and complexity of computer software has resulted in the need for faster op-

erating, larger capacity secondary memory storage devices; magnetic disks forming the most common external or secondary memory storage means utilized in present day computer systems. Unfortunately, the rate of improvement in the performance of large magnetic disks has not kept pace with processor and main memory performance improvements. However, significant secondary memory storage performance and cost improvements may be obtained by the replacement of single large expensive disk drives with a multiplicity of small, inexpensive disk drives interconnected in a parallel array, which to the host appears as a single large fast disk.

Several disk array design alternatives were presented in an article titled "A Case for Redundant Arrays of Inexpensive Disks (RAID)" by David A. Patterson, Garth Gibson and Randy H. Ratz; University of California Report No. UCB/CSD 87/391, December 1987. This article discusses disk arrays and the improvements in performance, reliability, power consumption and scalability that disk arrays provide in comparison to single large magnetic disks.

15

5

10

Five disk array arrangements, referred to as RAID levels, are described in the article. The first level RAID comprises N disks for storing data and N additional "mirror" disks for storing copies of the information written to the data disks. RAID level 1 write functions require that data be written to two disks, the second "mirror" disk receiving the same information provided to the first disk. When data is read, it can be read from either disk.

- RAID level 3 systems comprise one or more groups of N+1 disks. Within each group, N disks are used to 20 store data, and the additional disk is utilized to store parity information. During RAID level 3 write functions, each block of data is divided into N portions for storage among the N data disks. The corresponding parity information is written to a dedicated parity disk. When data is read, all N data disks must be accessed. The parity disk is used to reconstruct information in the event of a disk failure.
- RAID level 4 systems are also comprised of one or more groups of N+1 disks wherein N disks are used 25 to store data, and the additional disk is utilized to store parity information. RAID level 4 systems differ from RAID level 3 systems in that data to be saved is divided into larger portions, consisting of one or many blocks of data, for storage among the disks. Writes still require access to two disks, i.e., one of the N data disks and the parity disk. In a similar fashion, read operations typically need only access a single one of the N data disks, unless the data to be read exceeds the block length stored on each disk. As with RAID level 3 systems, the parity disk 30 is used to reconstruct information in the event of a disk failure.

RAID level 5 is similar to RAID level 4 except that parity information, in addition to the data, is distributed across the N+1 disks in each group. Although each group contains N+1 disks, each disk includes some blocks for storing data and some blocks for storing parity information. Where parity information is stored is controlled

by an algorithm implemented by the user. As in RAID level 4 systems, RAID level 5 writes require access to .35 at least two disks; however, no longer does every write to a group require access to the same dedicated parity disk, as in RAID level 4 systems. This feature provides the opportunity to perform concurrent write operations. In a known disk array system the host operates as the RAID controller and performs the parity generation

and checking. Having the host compute parity is expensive in host processing overhead. Furthermore, the 40 known system includes a fixed data path structure interconnecting the plurality of disk drives with the host system. Rearrangement of the disk array system to accommodate different quantities of disk drives or different RAID configurations is not easily accomplished.

It is an object of the present invention to provide a data storage system of the kind specified which may be readily adapted to support various disk drive array configurations.

45 Therefore, according to the present invention, there is provide a data storage system, including host bus means adapted to be connected to a host device, and disk drive means adapted to be connected to a plurality of disk drive devices, characterized by selectively controllable coupling means connected to said host bus means and to a plurality of array busses couple to said disk drive means, and including first connecting means adapted to connect said host bus means to a first group of selected array busses.

50

55

One embodiment of the invention will now be described by way of example, with reference to the accompanying drawings, in which:-

Figure 1 is a block diagram of a disk array controller incorporating the data and parity routing architecture of the present invention;

Figure 2 is a functional block diagram of the SCSI Array Data Path Chip (ADP) shown in Figure 1 which incorporates the data and parity routing architecture of the present invention;

Figure 3 is a block diagram of the DMA FIFO and routing blocks shown in Figure 2, representing a preferred embodiment of the present invention;

Figures 4A through 4F provide a more detailed block diagram of the architecture shown in Figure 3; and

Figures 5 through 18 illustrate some of the various configurations of the circuit of Figure 3. For example, Figure 8 shows the circuit configuration for performing a RAID level 3 write operation.

Referring now to Figure 1, there is seen a block diagram of a SCSI (small computer system interface) disk array controller incorporating the data and parity routing architecture of the present invention. The controller includes a host SCSI adapter 14 to interface between the host system data bus 12 and SCSI data bus 16. Parity generation and data and parity routing are performed within SCSI Array Data Path Chip (ADP) 10. ADP chip 10 interconnects SCSI data bus 16 with six additional data busses, identified by reference numerals 21 through 26. SCSI bus interface chips 31 through 35 interface between respective SCSI data busses 21 through 25 and corresponding external disk drive data busses 41 through 45. Bus 26 connects ADP chip 10 with a 64 kilobyte static random access memory (SRAM) 36. ADP chip 10, SCSI adapter 14 and SCSI bus interface chips 31 through 35 all operate under the control of a dedicated microprocessor 51.

All data busses shown, with the exception of bus 16, include nine data lines, one of which is a parity bit line. Bus 16 includes 18 data lines, two of which are bus parity lines. Additional control, acknowledge and message lines, not shown, are also included with the data busses.

SCSI adapter 14, SCSI bus interface chips 31 through 36, SRAM 36 and microprocessor 51 are commercially available items. For example, SCSI adapter 14 may be a Fast SCSI 2 chip, SCSI bus interface chips 31 through 35 may be NCR 53C96 chips and microprocessor 51 could be a Motorola MC68020, 16 megahertz microprocessor. Also residing on the microprocessor bus are a one megabyte DRAM, a 128 kilobyte EPROM, an eight kilobyte EEPROM, a 68901 multifunction peripheral controller and various registers.

SCSI data path chip 10 is an application specific integrated circuit device capable of handling all data routing, data multiplexing and demultiplexing, and parity generation and checking aspects of RAID levels 1, 3 and 5. Data multiplexing of non-redundant data among five channels is also accommodated. ADP chip 10 handles the transfer of data between host SCSI adapter 14 and SCSI bus interface chips 31 through 35. The ADP chip also handles the movement of data to and from the 64 kilobyte SRAM during read/modify/write operations of RAID level 5.

25

5

10

15

20

30

35

40

50

Figure 2 is a functional block diagram of the SCSI Array Data Path Chip (ADP) shown in Figure 1. The ADP chip consists of the following internal functional blocks: control logic block 60 including diagnostic module 62, configuration control and status register module 64, interrupt module 66 and interface module 68; DMA FIFO block 70; and data and parity routing block 100.

The main function of control block 60 is to configure and to test the data path and parity path described in herein. Microprocessor interface module 68 contains basic microprocessor read and write cycle control logic providing communication and data transfer between microprocessor 51 (shown in Figure 1) and control and status registers within the control block. This interface utilizes a multiplexed address and data bus standard wherein microprocessor read and write cycles consist of an address phase followed by a data phase. During the address phase a specific register is selected by the microprocessor. During the following data phase, data

is written to or read from the addressed register.

Configuration control and status register module 64 includes numerous eight-bit registers under the control of microprocessor interface module 68 as outlined above. The contents of the control registers determine the configuration of the data and parity paths. Status registers provide configuration and interrupt information to the microprocessor.

Diagnostic module 62 includes input and output data registers for the host and each array channel. The input registers are loaded by the processor and provide data to host bus 16, array busses 21 through 25 and SRAM bus 26 to emulate host or array transfers. The output registers, which are loaded with data routed through the various data buses, are read by the microprocessor to verify the proper operation of selected data and parity path configurations.

45

Interrupt module 66 contains the control logic necessary to implement masking and grouping of ADP chip and disk controller channel interrupt signals. Any combination of five channel interrupt signals received from SCSI bus interface chips 31 through 35 and three internally generated ADP parity error interrupt signals can be combined together to generate interrupt signals for the microprocessor.

The function of DMA FIFO block 70 is to hold data received from the host until the array is ready to accept the data and to convert the data from eighteen bit bus 16 to nine bit busses 18. During read operations DMA FIFO block 70 holds the data received from the disk array until the host system is ready to accept the data and converts the data from nine bit busses 18 to eighteen bit bus 16.

Data and parity routing block 100 contains the steering logic for configuring the data and parity paths between the host, the disk array and SRAM 36 in response to control bytes placed into the control registers con-55 tained in module 64. Block 100 also includes logic for generating and checking parity, verifying data, broadcasting data, monitoring data transfers, and reconstructing data lost due to a single disk drive failure.

Figure 3 is a block diagram of DMA FIFO block 70 and routing block 100 shown in Figure 2, representing

a preferred embodiment of the present invention. The data routing architecture includes five data channels, each channel providing a data path between SCSI adapter 14 and a corresponding one of SCSI bus interface chips 31 through 35. The first data channel includes a double register 101 connected between nine-bit host busses 16U and 16L and array bus 21. Busses 16U and 16L transfer sixteen bits of data and two bits of parity

- 5 information between external SCSI adapter 14 and double register 101. Array bus 21 connects double register 101 with SCSI bus interface chip 31. Additional taps to array bus 21 will be discussed below. Data channels two through five are similarly constructed, connecting host busses 16U and 16L through respective double registers 102 through 105 and array busses 22 through 25 with SCSI bus interface chips 32 through 35.
- Each one of double registers 101 through 105 includes an internal two-to-one multiplexer for selecting as input either one of host busses 16U or 16L when data is to be transferred from busses 16U and 16L to the array busses. Double registers 101 and 102 also each include an internal two-to-one multiplexer for selecting as input either the associated array bus or a parity bus 130 when data is to be transferred to host busses 16U and 16L.

An exclusive-OR circuit 110 is employed to generate parity information from data placed on array busses 21 through 25. A tap is provided between each one of array busses 21 through 25 and a first input of a respective two-to-one multiplexer, the output of which forms an input to exclusive-OR circuit 110. The second inputs of each one of the multiplexers, identified by reference numerals 111 through 115, are connected to ground.

The output of exclusive-OR circuit 110 is provided via nine-bit bus 130 to double registers 101 and 102 and tristate buffers 121, 122, 123, 124, 125 and 126. Each one of tristate buffers 121 through 126, when enabled, provides the parity information generated by exclusive-OR circuit 110 to a respective one of busses 21 through 26. Bus 26 connects the output of tristate buffer 126 with SRAM 36 and one input of a two-to-one multiplexer 116. The output of multiplexer 116 is input to exclusive-OR circuit 110 to provide the architecture with parity checking and data reconstruction capabilities, to be discussed in greater detail below.

Also shown in Figure 3 are six transceivers, identified by reference numerals 141 through 146, for connecting respective busses 21 through 26 with processor bus 53 for transferring diagnostic information between the array channels and the processor. An additional transceiver 150 connects host busses 16U and 16L with processor bus 53. Transceivers 141 through 146 and 150 allow diagnostic operations by the controller processor.

Figures 4A through 4F provide additional detail concerning the construction and operation of double registers 101 through 105, transceivers 141 through 146 and transceiver 150, and control of data to and from SCSI bus interface chips 31 through 35 and SRAM 36.

Double register 101 is seen to include a multiplexer 203 for selecting data from either of busses 16U or 16L for placement into registers 205 and 207, a latch 209 and a buffer/driver 211 for placing the register contents onto array bus 21. Double register 101 further includes a multiplexer 213 for selecting data from either of busses

21 or 130 for placement into registers 215 and 217 and a buffer/driver 219 for placing the content of registers 213 and 215 onto bus 16L. Double register 102 is identical in construction to double register 101 for transferring data from either of busses 16U or 16L to bus 22, and from either of busses 21 or 130 to bus 16U. Double registers 103 and 104 are similar to double registers 101 and 102, respectively, except that neither includes a multiplexer corresponding to multiplexer 213 or a connection to bus 130. Double register 105 includes only those elements described above which are necessary to transfer information from busses 16U and 16L to bus 25.

Each one of transceivers 141 through 146 includes a register 223 connected to receive and store data residing on the associated array or SRAM bus, a buffer/driver 225 connected to provide the contents of register 223 to processor bus 53, a register 227 connected to receive and store data from processor bus 53, and a buffer/driver 229 connected to provide the contents of register 227 to the associated array or SRAM bus. Trans-

45 ceiver 150 includes registers and drivers for storing and transferring data between processor bus 53 and each one of host busses 16U and 16L.

Array busses 21 through 25 each include a pair of parallel-connected buffer/drivers 233 and 235 for controlling the direction of data flow between the array bus and its associated SCSI bus interface chip. SRAM bus 26 is similarly connected with SRAM 36.

50 Control lines, not shown, are provided between control registers residing in configuration control and status module 64, discussed above, and double registers 101 through 105, multiplexers 111 through 116, tri-state buffers 121 through 126, and transceivers 141 through 146 and 150. Five data path control registers are responsible for configuration of the data path.

Data Path Control Register 1 controls data flow through double registers 101 through 105 during array write operations. Each control register bit controls the operation of one of registers 101 through 105 as identified below.

|     | _ | <br>         | <u> </u> |     |
|-----|---|--------------|----------|-----|
| Bit | 0 | <br>enables  | register | 101 |
| Bit | 1 | <br>enables  | register | 102 |
| Bit | 2 | <br>enables  | register | 103 |
| Bit | 3 | <br>enables  | register | 104 |
| Bit | 4 | <br>enables  | register | 105 |
| Bit | 5 | <br>not used | Ē        |     |
| Bit | 6 | <br>not used | 3        |     |
| Bit | 7 | <br>not used | E        |     |

| Data Path Control Regis | ter | 1 |
|-------------------------|-----|---|
|-------------------------|-----|---|

15 When any one of control bits 0 through 4 are set high, data obtained from the host is transferred onto the internal array bus corresponding to the enabled register. The data obtained from the host is thereafter available to the SCSI bus interface chip connected to the array bus, the parity generating logic and to the diagnostic circuitry.

Data Path Control Register 2 controls the operation of multiplexers 111 through 116, thereby governing the input to exclusive-OR circuit 110. Each register bit controls the operation of one of multiplexers 111 through 116 as identified below.

|       | Dat  | a Pat | h Contro | ol Regi | ste | er 2 |     |
|-------|------|-------|----------|---------|-----|------|-----|
| 25 Bi | .t 0 |       | selects  | input   | to  | MUX  | 111 |
| Bi    | t 1  |       | selects  | input   | to  | MUX  | 112 |
| Bi    | .t 2 |       | selects  | input   | to  | MUX  | 113 |
| Bi    | .t 3 |       | selects  | input   | to  | MUX  | 114 |
| 30 Bi | .t 4 |       | selects  | input   | to  | MUX  | 115 |
| Bi    | .t 5 |       | selects  | input   | to  | MUX  | 116 |
| Bi    | .t 6 |       | not used | 1       |     |      |     |
| 35 Bi | .t 7 |       | not used | 1       |     |      |     |

5

10

In the table above, a logic one stored in one or more of register bits 0 through 5 sets the corresponding multiplexer to provide data from its associated array bus to exclusive-OR circuit 110. A logic zero stored in one

or more of register bits 0 through 5 selects the corresponding multiplexer input connected to ground.

Data Path Control Register 3

40 Data path control register 3 enables and disables the flow of data to or from SCSI bus interface chips 31 through 35 and SRAM 36. The functions of the individual register bits are described below.

|    |     | <u></u> | u iu |        |      |     | <u> </u> | <u></u> |         |   |
|----|-----|---------|------|--------|------|-----|----------|---------|---------|---|
| 45 | Bit | 0       |      | enable | SCSI | DMA | 1/0      | on      | channel | 1 |
|    | Bit | 1       |      | enable | SCSI | DMA | 1/0      | on      | channel | 2 |
|    | Bit | 2       |      | enable | SCSI | DMA | 1/0      | on      | channel | 3 |
|    | Bit | 3       |      | enable | SCSI | DMA | 1/0      | on      | channel | 4 |
| 50 | Bit | 4       |      | enable | SCSI | DMA | 1/0      | on      | channel | 5 |
|    | Bit | 5       |      | enable | data | I/0 | with     | n SI    | RAM     |   |
|    | Bit | 6       |      | not us | eđ   |     |          |         |         |   |
| 55 | Bit | 7       | ·    | not us | ed   |     |          |         |         |   |

A logic one stored in any one of bits 0 through 5 enables the corresponding channel. Data flow direction to or from SCSI bus interface chips 31 through 35 and SRAM 36 is determined by data path control register 5.

Data path control register 4, through associated chip hardware, enable specific RAID operations as described below.

|    |     | Dat | ta Pat | ch Control Register 4          |
|----|-----|-----|--------|--------------------------------|
| 5  | Bit | 0   |        | array data transfer direction  |
|    | Bit | 1   |        | RAID level 1 enable            |
|    | Bit | 2   |        | RAID level 4 or 5 enable       |
| 10 | Bit | 3   |        | RAID level 3 enable            |
|    | Bit | 4   |        | drive configuration 2+1 enable |
|    | Bit | 5   |        | drive configuration 4+1 enable |
| 45 | Bit | 6   |        | array parity checking enable   |
| 10 | Bit | 7   |        | not used                       |

The direction of data flow through the register banks 101 through 105 is determined from the setting of bit 0. This bit is set high for host to array write operations and set low for array to host read operations. Bits 1, 2 and 3 enable the specific RAID operations when set high. Bits 4 and 5 enable the specific RAID level 3 operations when set high. Control bit 6 is set high to enable parity checking.

Data path control register 5 controls the data flow direction to or from SCSI bus interface chips 31 through 35 and SRAM 36.

| 25    | Da   | ata Pat | th Control Register 5     |
|-------|------|---------|---------------------------|
| B     | it O |         | array direction channel 1 |
| B     | it l |         | array direction channel 2 |
| B:    | it 2 |         | array direction channel 3 |
| B:    | it 3 |         | array direction channel 4 |
| B     | it 4 |         | array direction channel 5 |
| B:    | it 5 |         | external SRAM direction   |
| 35 B: | it 6 |         | not used                  |
| B     | it 7 |         | not used                  |

A logic one stored in any one of register bits 0 through 5 specifies that data is to transferred from the array channel bus to its connected SCSI bus interface chip or SRAM. A logic 0 sets the data transfer direction from the SCSI bus interface chip or SRAM to the corresponding array channel bus. The control bits of register 3 must be set to enable SCSI bus interface chips 31 through 35 of SRAM 36 to perform a data transfer operation. The five data path control registers discussed above enable or disable double registers 101 through 105, multiplexers 111 through 116, tri-state buffers 121 through 126, and transceivers 141 through 146 and 150 to

configure the architecture to perform the various RAID levels 1, 3, 4 and 5 read and write operations which are described below with reference to Figures 5 through 14.

Figure 5 shows the data path architecture configured to perform RAID level 1 write operations on channels 1 and 2. The contents of data path control registers 1 through 5, expressed in hexadecimal notation, are: control register 1 - 03hex, control register 2 - 00hex, control register 3 - 03hex, control register 4 - 03hex, and control register 5 - 03hex. Double registers 101 and 102 are thereby enabled to provide data received from the host via busses 16U and 16L to busses 21 and 22. Data is transferred first from bus 16L to busses 21 and 22, and then from bus 16U to busses 21 and 22. SCSI bus interface chips 31 and 32 are enabled to transfer data from busses 21 and 22 to their associated array disks, each disk receiving the same data. Active busses (busses 16U, 16L, 21 and 22) are drawn with greater line weight in Figure 5. Arrows are provided next to the active busses to indicate the direction of data flow on the busses.

The RAID level 1 read configuration is shown in Figure 6. As both channel 1 and channel 2 array disks store the same information only one of the disks need be accessed for a RAID level 1 read. To read data from the channel 1 disk data path control register contents are set as follows: control register 1 - 00hex, control reg-

ister 2 - 01hex, control register 3 - 01hex, control register 4 - 02hex, and control register 5 - 00hex. SCSI bus interface chip 31 is enabled to provide data from the channel 1 disk to bus 21. Multiplexer 111 is enabled to provide the data on bus 21 through parity generation circuit 110 to bus 130. Since multiplexers 112 through 116 are disabled the data provided to multiplexer 111 passes through the parity generator unaltered. Double

registers 101 and 102 are enabled to provide data received from bus 130 to busses 16U and 16L, respectively.
Bus 16U is provided with upper byte information while bus 16L transmits lower byte information.

Figure 7 shows the data path architecture configured to reconstruct the RAID level 1 channel 1 disk from the channel 2 disk. Data path control register contents are set as follows: control register 1 - 00hex, control register 2 - 02hex, control register 3 - 03hex, control register 4 - 03hex, and control register 5 - 01hex. SCSI bus interface chip 32 is enabled to provide data to bus 22, multiplexer 112 is enabled to provide bus 22 data

- to bus 130, tristate buffer 121 is enabled to place bus 130 data onto bus 21, and SCSI bus interface chip 31 is enabled to write data received from bus 21 onto the channel 1 disk. The architecture could similarly be configured to reconstruct the channel 2 disk from the channel 1 disk.
- Figure 8 shows the data path architecture configured to permit RAID level 3, 4+1 (four data disks and one parity disk) write operations. The contents of the data path control registers are: control register 1 0Fhex, control register 2 0Fhex, control register 3 1Fhex, control register 4 29hex, and control register 5 1Fhex. Double registers 101 through 104 are enabled to provide data from the host to busses 21 through 24, respectively. Multiplexers 111 through 114 are enabled to provide data from busses 21 through 24 to parity generator 110, the output of which is provided via bus 130, enabled tri-state buffer 125, and bus 25 to bus interface 35. Bus interface chips 31 through 35 are enabled to provide data from busses 21 through 25 to their corresponding

array disks.

10

The RAID level 3 read configuration is illustrated in Figure 9 where SCSI bus interface chips 31 through 34 are enabled to provide data from their corresponding array disks to double registers 101 through 104 via busses 21 through 25. Double registers 101 through 104 are enabled to provide the data received from busses

- 25 21 through 24 to busses 16U and 16L. The data path control registers are set as follows to configure the data paths: control register 1 00hex, control register 2 1Fhex, control register 3 1Fhex, control register 4 68hex, and control register 5 00hex. Parity checking is performed by exclusive-ORing the parity information stored on the channel 5 disk with the data read from the channel 1 through 4 disks. The output of parity generator 110 should be 00hex if the stored data is retrieved from the array without error.
- Figure 10 shows the data path architecture configured to reconstruct the RAID level 3 channel 2 disk from the remaining data and parity disks. Data path control register contents are set as follows: control register 1 00hex, control register 2 1Dhex, control register 3 1Fhex, control register 4 29hex, and control register 5 02hex. SCSI bus interface chips 31, 33, 34 and 35 and multiplexers 111, 113, 114 and 115 are enabled to provide data and parity information from the channel 1, 3, 4 and 5 array disks to parity generator 110. Parity
- 35 generator 110 combines the received data and parity information to regenerate channel 2 data. The output of the parity generator is provided to the channel 2 disk through bus 130, enabled tristate device 122, bus 22 and enabled bus interface chip 32. Alternatively, the architecture could be configured to provide the reconstructed data directly to the host during read operations.
- RAID level 5 write operations involve both a read and a write procedure. Figures 11 and 12 illustrate a RAID level 5 write involving the channel 1 and 2 array disks, wherein data is to be written to the channel 2 array disk and parity information is to be updated on the channel 1 disk. The data paths are first configured as shown in Figure 11 to read information from the channel 1 and 2 disks. This information is provided through multiplexers 111 and 112 to parity generator 110 and the result stored in external SRAM 36 via bus 130, enabled tri-state buffer 136 and bus 26. The data path control registers contain the following codes: control register 1 00hex,
- control register 2 03hex, control register 3 23hex, control register 4 04hex, and control register 5 20hex. New data and parity information is then written to the channel 1 and 2 array disks as shown in Figure 12. Double register 102 is enabled to receive the new data from the host and provide the data to the channel 2 disk via bus 22 and enabled SCSI bus interface chip 32. The new data is also provided to parity generator 110 through multiplexer 112. The information previously written into SRAM 36 is also provided to parity generator
- 50 110 through multiplexer 116. The output of the parity generator is the new parity which is provided through enabled tri-state buffer 121, bus 21 and enabled SCSI bus interface chip 31 to the channel 1 disk. The contents of the data path control registers for the second portion of the RAID level 5 write operation are as follows: control register 1 - 02hex, control register 2 - 22hex, control register 3 - 23hex, control register 4 - 05hex, and control register 5 - 03hex.
- Figure 13 illustrates a RAID level 5 read operation. In this example the information to be read resides on the channel 5 array disk. The data path control registers are set to enable SCSI bus interface chip 35, multiplexer 115, and double registers 101 and 102 to transfer data from the channel 5 disk to the host. Control register contents are: control register 1 - 00hex, control register 2 - 10hex, control register 3 - 10hex, control register

4 - 04hex, and control register 5 - 00hex.

RAID level 5 disk reconstruction is similar to RAID level 3 disk reconstruction discussed above in connection with Figure 9. Figure 14 depicts a configuration for reconstructing data on channel 2. The data path control register contents are: control register 1 - 00hex, control register 2 - 1Dhex, control register 3 - 1Fhex, control register 4 - 25hex, and control register 5 - 02hex.

The data path architecture may also be configured to perform data verification, data broadcasting, and diagnostic operations. Additional control registers are provided to control transceivers 141 through 146 and transceiver 150 to configure the architecture to perform these additional operations. Figures 15 through 18 illustrate a few of the data verification, data broadcasting, and diagnostic operations which can be accomplished.

Figure 15 shows the data path architecture configured to verify that information stored on channel 1 and 2 array disks in accordance with RAID level 1 is correct. Channels 1 and 2 are enabled to receive data from SCSI bus interface chips 31 and 32. Multiplexers 111 and 112 are enabled to provide this data to the exclusive-OR circuit 110. The output of circuit 110, which should be 00hex if the channel 1 and 2 disks contain duplicate information, is provided through bus 130, enabled tri-state buffer 125, bus 25, enabled transceiver 145 and bus 53 to the processor for evaluation.

15

5

10

Figure 16 illustrates the data path architecture configured to verify that information stored in the array in accordance with RAID levels 3 or 5 is correct. Channels 1 through 5 are enabled to receive data from SCSI bus interface chips 31 through 35. Multiplexers 111 through 115 are enabled to provide this data to the exclusive-OR circuit 110. The output of circuit 110, which should be 00hex if the data and parity information are in agreement, is provided through bus 130, enabled tri-state buffer 121, bus 26 and enabled transceiver 146 to

20 the processor for evaluation.

> Figures 17 and 18 show the data path architecture configured for data broadcasting wherein the same data is written to each of the disks in the array. Data broadcasting may be performed to initialize all the array disks with a known data pattern. In Figure 17 data is received by double register 101 from the processor via bus 53

- and enabled transceiver 150. In Figure 18 data is provided to double register 101 by the host system. In both 25 cases double register 101 is enabled to provide the received data to SCSI bus interface chips 31 via bus 21. Multiplexer 111 is enabled to provide bus 21 data to exclusive-OR circuit 110. Multiplexers 112 through 116 remain disabled so that the output of circuit 110 is equivalent to the data received from bus 21. Tristate devices 112 through 115 are enabled to provide the output of circuit 110 to SCSI bus interface chips 32 through 35.
- It can thus be seen that there has been provided by the present invention a versatile data path and parity 30 path architecture for controlling data flow between a host system and disk array. Those skilled in the art will recognize that the invention is not limited to the specific embodiments described above and that numerous modifications and changes are possible without departing from the scope of the present invention. For example, the architecture need not be limited to five channels. In addition, configurations other than those described
- above are possible. Processors, processor interfaces, and bus interfaces other than the types shown in the 35 Figures and discussed above can be employed. For example, the data path architecture can be constructed with ESDI, IPI or EISA devices rather than SCSI devices.

#### 40 Claims

45

55

A data storage system, including host bus means (16) adapted to be connected to a host device, and disk 1. drive means (31-35,41-45) adapted to be connected to a plurality of disk drive devices, characterized by selectively controllable coupling means (10) connected to said host bus means (16) and to a plurality of array busses (21-25) coupled to said disk drive means (31-35, 41-45), and including first connecting means (205,207,211) adapted to connect said host bus means (16) to a first group of selected array busses (21-25).

2. A data storage system according to claim 1, characterized in that said first connecting means includes a plurality of register means (205,207) each associated with a respective array bus (21-25) and connected 50 to said host bus means (16) for receiving data therefrom, each register means (205,207) having a respective bus driver (211) connected thereto and also connected to the associated array bus (21-25), the bus drivers (211) being selectively controllable to connect said host bus means (16) to said first group of selected array busses (21-25).

3. A data storage system according to claim 1 or claim 2, characterized in that said coupling means (10) includes parity generation means (110), second connecting means (111-115) adapted to connect a second group of selected array buses (21-25) to the input of said parity generation means (110), and third con-

necting means (121-125) adapted to connect the output of said parity generation means (110) to a third group of selected array buses (21-25).

- **4.** A data storage system according to claim 3, characterized in that said parity generation means includes an exclusive-OR circuit (110).
- 5. A data storage system according to claim 4, characterized in that said coupling means (10) includes fourth connecting means (213-219) adapted to selectively connect the output of said exclusive-OR circuit (110) to said host bus means (16).
- A data storage means according to claim 4 or claim 5, characterized in that said second connecting means includes respective multiplexers (111-115) associated with said array busses (21-25), each said multiplexer (111-115) having a first input connected to its associated array bus (21-25), a second input connected to a reference voltage source, an output connected to an input of said exclusive-OR circuit (110) and a control signal input.
  - 7. A data storage system according to any one off claims 4 to 6, characterized in that said third connecting means includes respective bus drivers (121-125) associated with said array busses (21-25), each bus driver (121-125) having an input connected to the output of said exclusive-OR circuit (110), an output connected to the associated array bus (21-25) and a control signal input.
  - 8. A data storage system according to any one of claims 4 to 7, characterized by temporary storage means (36), fifth connecting means (126) adapted to selectively connect the output of said exclusive-OR circuit (110) with said temporary storage means (36), and sixth connecting means (116) adapted to selectively connect said temporary storage means (36) to an input of said exclusive-OR circuit (110).
- 25

20

5

- 9. A data storage system according to claim 8, characterized by a diagnostic bus (53), seventh connecting means (141-145) adapted to selectively connect said diagnostic bus (53) with a fourth group of selected array busses (21-25), and eighth connecting means (150) adapted to selectively connect said diagnostic bus (53) to said host bus means (16).
- **10.** A data storage system according to any one of the preceding claims, characterized by a plurality of controllable interface devices (31-35) adapted to connect said array busses (21-25) to respective disk drive busses (41-45).
- 35

30

40

45

50







- 102 -211 I I 1 FIG. 4A DRV DRV ł ~213 209 1 1 I REG MUX FIFO CHANNEL - 2 REG MUX LAT REG LAT ر 215 -207 1 REG I ~217 REG REG REG REG 205 / MUX MUX 101 I I 203 1 DRV DRV -219 LOWER UPPER I I I 150 - ′ 1 REG REG DRV DRV I HOST DIAGNOSTIC I I I DRV DRV REG REG I I I I ٩



DRV DRV 1 1 REG LAT REG FIFO CHANNEL - 3 LAT ł 1 REG REG REG REG I ł 1 ł I REG REG L - 103 - 104 MUX MUX L L 1 1 рви DRV T HOST DMA DATA UPPER HOST DMA DATA UPPER 101 16U ~ DRV DRV FIG. 4C (DRV DRV RCV RCV PAD PAD





FIG. 4E

FIG. 4

| FIG. 4A | FIG. 4B |
|---------|---------|
| FIG. 4C | FIG. 4D |
| FIG. 4E | FIG. 4F |











SRAM 64K X 9 SCSI SCSI SCSI SCSI SCSI 6 Þ ා Ξ ୍ର 146 30. 8 ۳<u>ر</u> 34 35 3 XCVR 145 ດ XCVR 20. 144 ŧ ŧ XCVR ŧ 25 **TRI-STATE BUFFER** <u>₹</u> 2 5 XCVR S 24 126 43 XCVR ດີ **PROCESSOR BUS** 41 ດ ດ XCVR ດ 130 **\$** -125 122 124 -123 ച 113 J 112 114 Į J I 110 -115 TRI-STATE BUFFER **TRI-STATE BUFFER TRI-STATE BUFFER TRI-STATE BUFFER TRI-STATE BUFFER** -121 'n WUX. MUX MUX MUX MUX MUX Ė 1164 • 111 -102 1 8 1104 105 DOUBLE REGISTERS DOUBLE REGISTERS 101 DOUBLE REGISTERS DOUBLE REGISTERS DOUBLE REGISTERS 53 | -16U 150 FIG. 9 HOST DMA INTERFACE ₽ \ XCVR ດ 9 4 16L



6 SRAM 64K X 9 SCSI SCSI SCSI SCSI SCSI Ð 0  $\bigcirc$ Ξ -146 . 90 787 ୷ୖ ۳ ۳ പ്പ 3 XCVR 45 ດັ 26 XCVR 144 XCVR t 25 **TRI-STATE BUFFER** 143 3 5 XCVR ŝ 24. 126 숷 XCVR ດັ **PROCESSOR BUS** 41 ດັ ച ດັ XCVR 130 6 122 -124 -125 -123 റ 112 113 114 J TRI-STATE BUFFER TRI-STATE BUFFER <u>9</u> ᡟ 115 TRI-STATE BUFFER **TRI-STATE BUFFER TRI-STATE BUFFER** -121 **II** MUX. MUX MUX MUX MUX MUX Ē 116-1 • -111 -102 1 8 104 105 DOUBLE REGISTERS 5 DOUBLE REGISTERS DOUBLE REGISTERS DOUBLE REGISTERS DOUBLE REGISTERS FIG. 11 53--16U - 150 HOST DMA INTERFACE ₽ / XCVR 9 രി 4 16L













SRAM 64K X 9 SCSI SCSI SCSI SCSI SCSI େ  $\bigcirc$ Ŧ ભ **---**146 g ස<u>ි</u>/ 23 35 3 Б. XCVR 145, ດັ XCVR 26. 144 XCVR 25 **TRI-STATE BUFFER** 143 23 21 XCVR 33 4 126 142 XCVR 6 **PROCESSOR BUS** 4 δ 6 ດີ XCVR - 130 \$ - 122 - 124 - 125 1123 ച Ţ ł ŧ Ł 113 114 172 115 110 **TRI-STATE BUFFER TRI-STATE BUFFER TRI-STATE BUFFER TRI-STATE BUFFER TRI-STATE BUFFER** 5 " MUX MUX MUX MUX MUX MUX E 116-102 1 1 1 3 111 104 105 DOUBLE REGISTERS 101 DOUBLE REGISTERS DOUBLE REGISTERS DOUBLE REGISTERS DOUBLE REGISTERS FIG. 18 53--16U 150 HOST DMA INTERFACE ₽ \ XCVR တ ດ 4 년 1 년