Background of the Invention
[0001] Field of the Invention: The invention relates generally to integrated circuits, and more particularly to
memory devices such as programmable gate arrays or PROMs (Programmable Read-Only Memory).
[0002] Poly-silicon ("poly") fuses are well known in prior art and have been used often
in redundancy schemes for memory applications and for trimming resistors to set voltage
reference levels in analog applications. Poly fuses are conductive links until a high
current pulse is sent through them, causing them to melt and form an open circuit.
[0003] More recently, antifuses which can consist of a thin dielectric between two conductors
have been introduced into Field Programmable Gate Array products. Antifuses start
out as circuit opens and are "blown" by applying a high voltage pulse causing the
dielectric to rupture, forming a dosed circuit. U.S. Patent number 4,943,538 entitled
"Programmable Low Impedance Anti-fuse Element" filed on Mar. 10, 1988 by Mahsen et
al describes such an antifuse, with a capacitor-like structure having very low leakage
before programming and a low resistance after programming.
[0004] Another form of antifuse consists of a region of amorphous material of high resistivity
placed between two conductors. To change the amorphous material from high resistivity
to a conductor, current is passed through the amorphous material, heating it and converting
it to a highly conductive state. This type of antifuse is described in patent number
4,752,118 entitled "Electric Circuits Having Repairable Circuit Lines and Method of
Making the Same" filed on Oct. 14, 1986 by Johnson.
Summary of the Invention
[0005] While several patents have been issued for the production of fuses and antifuses,
nothing in prior art suggests or teaches one or more fuses and antifuses used together
as a reprogrammable link in an integrated circuit.
[0006] There are several types of electronic devices that can be reprogrammed (i.e. programmed
more than once), such as PROMs (Erasable-Programmable Read-Only Memory), EEPROMs (Electrically
Erasable-Programmable Read-Only Memory), or SRAMs (Static Random Access Memory). The
circuits that are programmed are transistor-based, but are rather large, taking up
space on the integrated circuit.
[0007] Other devices, such as the typical Gate Arrays or PROMs, can be programmed only once.
These devices have constructed links made of a single fuse or antifuse, and no reprogramming
or correction of errors in the programming of routings is possible (other than a hard-wire
or "external jumper" to the packaged IC). A PROM or Gate Array that has been misprogrammed
is generally discarded as unusable. Therefore, if such a device had the capability
of being reprogrammed, programming scrap costs would be reduced. Further, it is common
for engineering changes to be made which require memory devices to be reprogrammed.
Again, costs could be reduced if such a device could be programmed more than once.
[0008] In the new invention, a link is comprised of series, parallel, or both, combinations
of fuses and antifuses. Such a link allows two or more programming steps. Multiple
sublinks can be connected in various ways, providing for multiple reprogramming steps.
[0009] There are many advantages to the fuse and antifuse link invention, a very important
one being that the area requirement for the fuse and antifuse link is less than for
transistor-based programming elements. The fuse and antifuse structures can be built
vertically on the semiconductor wafer, whereas the transistors for reprogramming cells
for PROMs, EEPROMs and SRAMs are generally built in a single crystal substrate, located
horizontally next to the logic transistors. The fuse and antifuse link may, for example,
take up an 0.8 µm
2 area, versus an SRAM cell at 70 µm
2, and an EEPROM cell at 7.25 µm
2. This equates to semiconductor real estate savings ranging from 89% to 99%.
[0010] Other advantages are reprogrammability, decreased scrap costs, lower resistance,
lower expense, ease of implementation, radiation hardness, and in situ test capability.
With the fuse and antifuse link of this invention, memory devices such as PROMs and
Gate Arrays that in the past have not been reprogrammable may now be reprogrammed
many times. Design changes, updates, or corrections are capable of being implemented,
reducing the number of finished integrated circuits that must be scrapped. Also, the
resistance of a metal to metal antifuse is 50 ohms or less, versus an EEPROM transistor-based
cell that has a resistance of thousands of ohms. The lower resistance provides less
signal degradation and thus, better performance of the circuit. In addition, the fuse
and antifuse structures required for a small number of programming steps are physically
small and inexpensive to implement. The fuse and antifuse structures are more radiation
hard than the transistor-based cells of PROMs, EEPROMs and SRAMs, which can be erroneously
misprogrammed fairly easily. Another advantage made possible by in-circuit reprogramming
include allowing a manufacturer to test chips in situ before shipping: gates can be
tested independently of the links for Quality Assurance by using one programming step.
The fuse and antifuse link is an inexpensive, space-conserving way to make a memory
device reprogrammable.
[0011] Several embodiments are described, all of which provide the novel capability of reprogramming
these previously "once-only" programmable devices.
Brief Description of the Drawings
[0012] In the drawings, which form an integral part of the specification and are to be read
in conjunction therewith, and in which like numerals and symbols are employed to designate
similar components in various views unless otherwise indicated:
Figure 1 shows schematic symbols for reprogrammable link components;
Figure 2 shows a series fuse and antifuse link allowing two programming steps, where the states
depicted are:
2a) the initial state (link open),
2b) after first programming (link shorted),
2c) after second programming (link open);
Figures 3a through 3c show the series fuse and antifuse link without a programming node;
Figure 4 shows a parallel fuse and antifuse link allowing two programming steps, where the
states depicted are:
4a) initial state (link shorted),
4b) after first programming (link open),
4c) after second programming (link shorted);
Figure 5 shows a link consisting of the parallel connection of n series sublinks, to allow 2n programming steps, with programming nodes;
Figure 6 shows a link consisting of the parallel connection of n series sublinks, without programming nodes, utilizing antifuses activated by different
voltages;
Figure 7 shows a link consisting of the series connection of n parallel sublinks to allow 2n programming steps, with programming nodes;
Figure 8 shows a link consisting of the series connection of n parallel sublinks to allow 2n programming steps, without programming nodes, utilizing fuses of different current
ratings;
Figures 9a through 9d shows an alternate embodiment with an antifuse and a fuse in series, connected in
parallel with a second fuse, allowing three programming steps;
Figure 10 shows an alternate embodiment with several fuses and antifuses connected together
such that many programming states can be achieved, without a programming node;
Figure 11 is a preferred embodiment of a fuse and antifuse link using dielectric breakdown
antifuse, where:
11a) is a cross-section of the structure,
11b) is a top view of the conductive portions of the series link,
11c) is a top view of the conductive portions of a parallel link;
Figure 12 shows an alternate embodiment of a series link incorporating an antifuse using amorphous-Si
to poly-Si conversion, where:
12a) is a cross-section of the structure before deposition of the amorphous-Si plug,
12b) is a cross-section of the completed antifuse structure,
12c) is a top view of the conductive portions of the series link.
Figure 13 shows an embodiment of a parallel link in which the fuse and antifuse link takes
up approximately the same amount of space as a single fuse element, and;
Figure 14 shows an alternate embodiment called a "six-pack", with three antifuses and three
fuses, where:
14a) is a schematic diagram of the circuit, and
14b) is a top view of the conductive portions of the circuit.
Detailed Description of Preferred Embodiments
[0013] The making and use of the presently preferred embodiments are discussed below in
detail. However, it should be appreciated that the present invention provides many
applicable inventive concepts which can be embodied in a wide variety of specific
contexts. The specific embodiments discussed are merely illustrative of specific ways
to make and use the invention, and do not delimit the scope of the invention.
[0014] The following is a description of several preferred embodiments and alternative embodiments,
including schematic representations and manufacturing methods. Corresponding numerals
and symbols in the different figures refer to corresponding parts unless otherwise
indicated.
Table 1 below provides an overview of the elements of the embodiments and the drawings.
Table 1
Drawing Element |
Generic Term |
Specific Examples or Alternates |
T1 |
Input Terminal 1 |
|
T2 |
Input Terminal 2 |
|
TP |
Programming Terminal |
TP1..TPN multiple terminals |
10 |
Series Fuse/Anti Fuse Link |
|
12 |
Schematic symbol for fuse in initial state; shorted |
|
14 |
Schematic symbol for fuse in "written" state; open |
|
16 |
Schematic symbol for antifuse in initial state; open |
|
18 |
Schematic symbol for antifuse in "written" state; shorted |
|
20 |
Parallel Fuse and Antifuse Link |
|
24 |
Series Sublink |
Fuse and Antifuse in series |
26 |
Parallel Sublink |
Fuse and Antifuse in parallel |
30 |
Array of series sublinks |
Multiple parallel connection of drawing element 24 |
34 |
Array of parallel sublinks |
Multiple series connection of drawing element 26 |
40 |
Poly, first layer |
4500Å of poly silicon |
42 |
Poly, second layer |
|
44 |
Field Oxide |
|
46 |
Fuse link |
|
48 |
Insulating Oxide |
MLO oxide |
50 |
Antifuse dielectric |
|
52 |
Metal 1 |
|
54 |
Antifuse, dielectric breakdown type |
|
56 |
antifuse opening |
|
58 |
contact |
|
60 |
amorphous silicon plug |
|
62 |
passivating layer |
|
64 |
Antifuse, amorphous silicon type |
|
A |
Antifuse |
A1 = first antifuse; Higher voltage antifuse; Lower voltage antifuse. |
F |
Fuse |
F1 = first fuse; Higher current fuse; Lower current fuse. |
[0015] First, terms will be defined which are used to describe the invention. A "link" refers
to the connection between circuit elements (called "gates") which is either connected
or disconnected in the programming process which configures the gate array or memory.
In current practice, a link is either a single fuse or antifuse; in this invention,
a link is comprised of combinations of fuses and antifuses. A "fuse" is a circuit
element which is initially a short, which in the programming process can be opened,
typically with the passage of a high current through it. An "antifuse" is the opposite
of a fuse in that it is initially open, and during programming, typically by placing
a high voltage across it to "punch through" a thin insulating layer, can be converted
into a short.
[0016] Schematic symbols for fuses and antifuses as used herein are defined in
Figure 1; these symbols will be used in subsequent figures describing the fuse and antifuse
link invention. Drawing element
12 is a schematic symbol for a fuse in the initial state, which is shorted. A fuse in
the written state, an open, is shown in drawing element
14. Drawing element
16 is a schematic symbol for an antifuse in the initial state, which is an open. The
antifuse in the written state, a short, is shown in drawing element
18.
[0017] Programming steps, in which opens are converted into shorts, or vice versa, to change
the state of the links, had been, for practical purposes, irreversible for the single-element
links of the prior art. It is this irreversibility which the invention is intended
to circumvent by allowing the state of links to be reversed by additional programming
steps.
[0018] One embodiment of the invention is a basic link, which is twice programmable and
consists of one fuse and one antifuse. In the first configuration, shown in
Figure 2, these two components are placed in series connection with the center node, T
P, accessible for programming. The initial state of the series fuse and antifuse link
10, shown in
Figure 2a, is open. The end nodes, labeled T
1 and T
2, are connected to gate inputs or outputs; these voltages, as well as the programming
voltage, T
P, which may be applied to the center node, can be controlled during the programming
process. In the first programming, a large potential difference may be applied between
T
1 and T
P to "blow" (i.e. connect) the antifuse
16, thereby changing the antifuse to the written state
18 and shorting the link as shown in
Figure 2b. It is recommended that T
1 be held low and T
P taken to a high voltage, but the opposite sign of (T
P-T
1) could also be used. In either case, T
2 should be held at the same potential as T
P or be allowed to float in order to avoid high currents that could blow the fuse
12 during the first programming. The second programming step, which allows reversal
of the link to its original open state, is accomplished by running a high current
(not necessarily at a high voltage) through the fuse
12 in
Figure 2b via the T
P and T
2 nodes to blow the fuse and open it.
Figure 2c shows the fuse
14 in the "written" state, with the link open.
[0019] A variation of this configuration is shown in
Figure 3, in which the programming nodes are omitted. An external current-limiting device (not
shown) can be utilized with the schematic of
Figure 3a to enable programming without using a programming node. This can be achieved by,
in the first programming step, applying a high voltage across T1 and T2, with the
current limited so that the fuse
12 is not blown when the antifuse
16 is blown. The effect of the first programming step is shown in
Figure 3b. The second programming step is achieved by passing a high current through the fuse
and antifuse link
10 (Figure 3b), which blows the fuse
14 as shown in
Figure 3c, returning the circuit to the original open state.
[0020] In the second configuration is a parallel fuse and antifuse link
20, shown in
Figure 4a, the fuse
12 and antifuse
16 are placed in parallel, which also allows two programming steps. The link is initially
shorted, as shown in
Figure 4a. The link can be programmed first to open it by applying a high current across T
1 and T
2 to blow the fuse
12, which converts the circuit as shown in
Figure 4b, with the fuse
14 open. The circuit shown in
Figure 4b can be programmed a second time by applying a high voltage to short it again by blowing
the antifuse
16, leaving the circuit shown in
Figure 4c, with the antifuse
18 in the shorted state. Note that no separate programming voltage node is required,
since the fuse can be blown by high current at low voltage without disturbing the
antifuse. Once the fuse is blown, a high voltage may be applied across the two terminals
to blow the antifuse.
[0021] Connections of multiple "sublinks" of the link types described above can be used
to allow more than two programming steps. The circuit can be arranged in an array
of series sublinks
30, by connecting series sublinks
24 in parallel as shown in
Figure 5. In this configuration,
n series-type sublinks
24 may be connected in parallel to allow 2
n programming steps. The configuration shown utilizes
n separate T
P terminals (T
P1, T
P2, .... T
PN) to individually program the sublinks. An alternate configuration without programming
terminals is shown in
Figure 6. As in
Figure 4, if the current is limited when the high voltage is applied to blow the antifuse
16, then the fuse
12 will not be blown. Also, in order to reprogram the fuse and antifuse link structure
depicted in
Figure 6, the thickness of the dielectric for the antifuses can be varied, so that all of the
antifuses are not "blown" by the same voltage. More specifically, the thickness of
the dielectric can be sequentially thicker for each antifuse in the array of sublinks.
[0022] Similarly, the circuit can be arranged in an array of parallel sublinks
34, by connecting parallel sublinks
26 in series as shown in
Figure 7, which also uses
n sublinks to obtain 2
n programming steps, but which requires one fewer terminals, i.e. a total of (
n-1) programming terminals, T
P. The sequence of programming steps is similar to the programming of a single link,
discussed previously.
Figure 8 shows the same circuit without the programming terminals. If the fuses are constructed
with varying cross-sectional areas and amperage ratings, the fuse to be programmed
could be selected by controlling the current.
[0023] An alternate embodiment of the circuit is shown in
Figure 9. This circuit contains a fuse
12 in parallel with a series sublink
24. Initially the circuit is shorted, as shown in
Figure 9a. A first programming step could be a high current (but low voltage) applied between
nodes T
1 and T
2 which blows the fuse
12, causing the circuit to be an open, as shown in
Figure 9b. The second programming step involves applying a high voltage (but not a high enough
current to blow the remaining fuse) which blows the antifuse
16, leaving the shorted circuit shown in
Figure 9c. In a third programming step, a high current applied blows the remaining fuse
12 leaving the open circuit shown in
Figure 9d.
[0024] Yet another possible alternate embodiment of the circuit includes the circuit shown
in
Figure 10, which allows an almost unlimited number of fuses and antifuses to be reprogrammed
with no need for a programming terminal. The number of elements in the circuit is
generally limited merely by the amount of area available on the semiconductor wafer.
See
Table 2 for the programming steps available for this configuration.
Table 2
Programming step |
Signal Applied to T1 and T2 |
Element "blown" |
Subsequent State of Circuit |
0 (initial) |
n/a |
n/a |
shorted |
1 |
High current |
F1 |
open |
2 |
High voltage |
A1 |
shorted |
3 |
High current |
F2 |
open |
4 |
High voltage |
A2 |
shorted |
5 |
High current |
F3 |
open |
6 |
High voltage |
A3 |
shorted |
7 |
High current |
F4 |
open |
etc.... |
|
|
|
[0025] A process flow for building either the series (
Figure 2) or parallel (
Figure 4) forms of the fuse and antifuse link will be described next.
Figures 11a and
11b show cross-sectional views and top views (top views herein show only conductive or
potentially conductive portions) of the series link using a dielectric breakdown antifuse,
while
Figure 11c shows the application of this process to a parallel link in a top view. Both double
level poly and single level metal are used.
[0026] For this embodiment, in a CMOS process, the n-wells and p-wells (not shown) are formed
in the usual manner. Field oxide
44 is then formed, also in the usual manner, to isolate individual transistors from
each other. Approximately 4500 Å of poly-silicon
40 is then deposited which forms (as shown in the top view) the fuse link
46, the bottom plate of a poly/dielectric/metal 1 antifuse
54, and it can, for example, be used as well to form the transistor gates (not shown).
The resistivity of the poly can be in the range of 30 to 40 ohm/sq for the fuse link
but is generally heavily doped with arsenic for the antifuse bottom plate. To meet
these two criteria, first the poly
40 is POCl
3 doped to 30 ohm/sq resistivity followed by a patterning which exposes only the bottom
plate area of the antifuse
54. A 1E16 dose of arsenic is then implanted, and the poly
40 is patterned and etched (sources and drains, not shown, are patterned and implanted
in the usual manner). The fuse link
46 is formed by etching a region of poly 1 µm wide and 4 to 8 µm long. Later, if the
fuse
46 is programmed, a high current pulse will blow the fuse
46 by causing the poly to melt.
[0027] A thick insulating oxide
48 is deposited to isolate the substrate and gate poly
40 from the metal interconnect
52. A fuse opening is then patterned and etched to the fuse bottom plate poly. A thin
oxide is then thermally grown and a thin (e.g. LPCVD) nitride is deposited, forming
the antifuse dielectric
50. A steam seal is then performed to improve the antifuse dielectric
50 followed by deposition of the polysilicon for the antifuse top plate
42. This polysilicon is also implant-doped with 1E16 arsenic and annealed to activate
the arsenic. The poly is patterned and etched, forming the top plate
42 of the antifuse. Contacts
58 are then etched down to the poly
40, and the sources, drains and metal are deposited, patterned and etched forming interconnect
in the usual manner.
[0028] In this embodiment, to blow the fuse
46, a 6 to 8 volt pulse of high (approximately 40 mA) current is applied across the fuse
link
46. To blow the antifuse
54, a high voltage pulse of 18 volts is applied across the thin dielectric.
[0029] A second embodiment, incorporating a different method of forming an antifuse element,
is shown in
Figure 12. The CMOS processing and fuse processing proceed as described above through the first
poly
40 deposition and POCl
3 doping. The thick insulating oxide
48 is then deposited and the antifuse opening is etched, exposing the two ends of the
poly conductors which will make contact to the antifuse as shown in
Figure 12a. An amorphous silicon plug
60 is then formed in the opening to form the antifuse material between the two poly
conductors.
[0030] Contacts and metal (not shown) are then formed in the usual manner to complete the
process, with the final structure shown in
Figure 12b. In this embodiment, an 8 to 10 volt pulse with high current can be used either to
blow the fuse element
46, or to convert the highly resistive, amorphous silicon antifuse
64 element into a highly-conductive poly-silicon link. As shown in the top view of
Figure 12c, this embodiment can be used in a series link, which provides a T
P terminal to individually address the two elements. It is more difficult to use the
amorphous silicon antifuse in circuits without a T
P terminal (e.g. with the parallel link of
Figure 4 because the same type of pulse is generally required to blow both fuses and antifuses.
[0031] An alternate method of implementing a parallel fuse and antifuse link in the manufacturing
process is to combine the fuse and antifuse in dose proximity in order to minimize
space, as shown in
Figure 13. In this configuration the elements of the fuse and antifuse link take up about the
same space as a single fuse
46 does.
[0032] Another alternate embodiment or use of the fuse and antifuse link is shown in
Figure 14. This "six-pack" contains three fuses (F
1, F
2 and F
3) and three antifuses (A
1, A
2, and A
3), as shown in
Figure 14a. Six reprogramming states are possible with this configuration. Programming terminals
are not required, and neither is varying of the current or voltage ratings of the
fuses and antifuses, respectively. In the "six-pack" embodiment, antifuse A
1 and fuse F
1 are connected in series between the first terminal T
1 and the second terminal T
2. Fuse F
2 and antifuse A
2 are connected in series to form a first series sublink, which is connected in parallel
with fuse F
1. Fuse F
3 and antifuse A
3 are also connected in series to form a second series sublink, which is connected
in parallel with fuse F
2. The six programming steps possible are (all voltages and currents may be applied
across terminals T
1 and T
2):
1) applying a voltage across antifuse A1, blowing it and programming it dosed;
2) applying a current through fuse F1, blowing it and programming it open, thus reversing step 1);
3) applying a voltage across antifuse A2, blowing it and programming it closed, thus reversing step 2);
4) applying a current through fuse F2, blowing it and programming it open, thus reversing step 3);
5) applying a voltage across antifuse A3, blowing it and programming it closed, thus reversing step 4); and
6) applying a current through fuse F3, blowing it and programming it open, thus reversing step 5).
A possible lay-out of the circuit on a semiconductor wafer is shown in
Figure 14b.
[0033] While the fuse and antifuse link invention has been described with reference to illustrative
embodiments, this description is not intended to be construed in a limiting sense.
Various modifications and combinations of the illustrative embodiments, as well as
other embodiments of the invention, will be apparent to persons skilled in the art
upon reference to the description. It is therefore intended that the appended claims
encompass any such modifications or embodiments.
[0034] A further aspect of the invention provides a reprogrammable electrical circuit comprising:
a first terminal;
a second terminal; and
a link, connected between said first terminal and said second terminal, wherein said
link includes at least one fuse and at least one antifuse, said fuse and said antifuse
being connected together in parallel or series, whereby the circuit is reprogrammable
so as to alternatively open and close an electrically conductive path between said
first terminal and said second terminal.
[0035] The circuit may be part of a gate array or PROM.
[0036] The circuit may also include:
a programming terminal connected to at least one said fuse or at least one said antifuse,
or both, whereby an electrical signal may be applied to said programming terminal
in order to program the circuit.
[0037] The circuit may further comprise:
a first fuse and a first antifuse connected in series to form a first series sublink,
said first series sublink connected on one end to said first terminal and on the other
end to said second terminal,
a second fuse, connected in parallel with said first series sublink, wherein said
link comprises said first sublink and said second fuse, whereby allowing reprogramming
of said semiconductor device more than once.
[0038] The circuit may further comprise a second antifuse and a third fuse connected in
series to form a second series sublink, said series sublink connected in parallel
with said first fuse, whereby allowing programming of said semiconductor device more
than once.
[0039] The circuit may further comprise:
a first antifuse and a first fuse connected in series between said first terminal
and said second terminal,
a second fuse and a second antifuse connected in series to form a series sublink,
said series sublink connected in parallel with said first fuse, wherein said link
comprises said first antifuse, said first fuse and said series sublink, whereby allowing
reprogramming of said semiconductor device more than once.
[0040] The circuit may be in the form of an array of sublinks and may further comprise:
at least two sublinks, wherein said sublinks consist of either:
one fuse and one antifuse connected in series, with or without a programming terminal
connected between said fuse and said antifuse;
or
one fuse and one antifuse connected in parallel;
wherein said sublinks are connected in parallel when said fuse and said antifuse
are in series, and
wherein said sublinks are connected in series when said fuse and said antifuse
are in parallel, with or without a programming terminal between said sublinks when
said fuse and said antifuse are in parallel, whereby the circuit is reprogrammable
so as to selectively define an electrically conductive path between said input terminal
and said output terminal.
[0041] In a further aspect of the invention, a method of altering a connection within a
semiconductor device in order to allow reprogrammability is provided, the method comprising
the steps of:
fabricating a semiconductor device with a first fuse and first antifuse connected
between a first terminal and a second terminal,
then performing either the step of:
applying a current through said first fuse, thereby blowing said first fuse and programming
said first fuse open, then
applying a voltage across said first antifuse, blowing said first antifuse and programming
said first antifuse closed, whereby the step of applying a current is reversed,
or the step of:
applying a voltage across said first antifuse, blowing said first antifuse and programming
said first antifuse closed, then
applying a current through said first fuse, thereby blowing said first fuse and programming
said first fuse open, whereby the step of applying a voltage is reversed.
[0042] The method may further comprise providing said semiconductor device as part of a
gate array or PROM.
[0043] The method may further comprise connecting said first fuse and said first antifuse
in series to form a first series sublink, connecting a second fuse and a second antifuse
in series to form a second series sublink; where said second antfuse is a higher voltage
antifuse and blows at a higher voltage than said first antifuse; where said first
series sublink and said second series sublink are connected in parallel between said
first terminal and said second terminal to allow reprogramming said semiconductor
device more than once, and wherein after said applying of a voltage across said first
antifuse, and said applying of a current through said first fuse, altering the connection
of said device by applying a voltage across said second antifuse, blowing said second
antifuse and programming said second antifuse closed, then applying a current through
said second fuse, thereby blowing said second fuse and programming said second fuse
open.
[0044] The method may further comprise connecting said first fuse and said first antifuse
in parallel to form a first parallel sublink, connecting a second fuse and a second
antifuse in parallel to form a second parallel sublink, where said second fuse is
a higher current fuse and blows at a higher current than said first fuse; where said
first parallel sublink and said second parallel sublinks are connected in series between
said first terminal and said second terminal to allow reprogramming said semiconductor
device more than once, and wherein after said applying of a current through said first
fuse and said applying of a voltage through said first antifuse, altering the connection
of said device by applying a current through said second fuse, blowing said second
fuse and programming said second fuse open, then applying a voltage through said second
antifuse, thereby blowing said second antifuse and programming said second antifuse
closed.
[0045] The method may further comprise connecting said first fuse and said first antifuse
in series to form a first series sublink, connecting a second fuse and a second antifuse
in series to form a second series sublink, wherein said first series sublink is also
comprised of a first programming terminal connected between said first fuse and said
first antifuse, wherein said second series sublink is also comprised of a second programming
terminal connected between said second fuse and said second antifuse, and altering
the connection of said device by said applying a voltage across said first antifuse
by utilizing said first programming terminal to apply a voltage to said first antifuse,
thereby blowing said first antifuse and programming said first antifuse closed, and
said applying a current through said first fuse is by performing either a)i) or a)ii)
below:
a)i) applying a current to said first fuse by applying the electrical signal across
said first programming terminal and said second terminal, thereby blowing said first
fuse and programming said first fuse open, or:
a)ii) applying a current to said first fuse by applying the electrical signal across
said first terminal and said second terminal, thereby blowing said first fuse and
programming said first fuse open, then
b) utilizing said second programming terminal to apply a voltage to said second antifuse,
thereby blowing said second antifuse and programming said second antifuse closed,
then
c) performing either c)i) or c)ii) below:
c)i) applying a current to said second fuse by applying the electrical signal across
said second programming terminal and said second terminal, thereby blowing said second
fuse and programming said second fuse open, or:
c)ii) applying a current to said second fuse by applying the electrical signal across
said first terminal and said second terminal, thereby blowing said second fuse and
programming said second fuse open.
[0046] The method may further comprise connecting said first fuse and said first antifuse
in parallel to form a first parallel sublink, connecting a second fuse and a second
antifuse in parallel to form a second parallel sublink, where said first parallel
sublink is connected in series with said second parallel sublink between said first
terminal and said second terminal, where a first programming terminal is connected
between said first parallel sublink and said second parallel sublink, and altering
the connection of said device by applying a current through said first terminal and
said first programming terminal to said first fuse, thereby blowing said first fuse
and programming said first fuse open, and said applying a voltage across said first
antifuse is by performing either a)i) or a)ii) below:
a)i) applying a voltage to said first antifuse by applying the voltage across said
first terminal and said first programming terminal, thereby blowing said first antifuse
and programming said first antifuse closed, or:
a)ii) applying a voltage to said first antifuse by applying the voltage across said
first terminal and said second terminal, thereby blowing said first antifuse and programming
said first antifuse closed;
b) applying a current to said second fuse through said first programming terminal
and said second terminal, thereby blowing said second fuse and programming said second
fuse open, then
c) performing either c)i) or c)ii) below:
c)i) applying a voltage to said second antifuse by applying the voltage across said
first programming terminal and said second terminal, thereby blowing said second antifuse
and programming said second antifuse closed, or
c)ii) applying a voltage to said second antifuse by applying the voltage across said
first terminal and said second terminal, thereby blowing said second antifuse and
programming said second antifuse closed.
[0047] The method may further comprise connecting said first fuse and said first antifuse
in series to form a first series sublink, wherein said first series sublink is connected
in parallel with a second fuse between said first terminal and said second terminal,
wherein prior to programming of said first fuse or said first antifuse, a current
is applied through said second fuse by applying an electrical signal across said first
terminal and said second terminal, thereby blowing said second fuse and programming
said second fuse open, then blowing said first antifuse and programming said first
antifuse closed, and blowing said first fuse and programming said first fuse open.
[0048] The method may further comprise the step of connecting a second antifuse and a third
fuse in series to form a second series sublink, and connecting said second series
sublink in parallel with said first fuse, wherein after programming said first fuse
open, a voltage is applied to said second antifuse by applying the voltage across
said first terminal and said second terminal, thereby blowing said second antifuse
and programming said second antifuse closed, then a current is applied to said third
fuse by applying an electrical signal across said first terminal and said second terminal,
thereby blowing said third fuse and programming said third fuse open.
[0049] The method may further comprise connecting said first antifuse and said first fuse
in series between said first terminal and said second terminal, connecting a second
fuse and second antifuse in series to form a series sublink, and said series sublink
is connected in parallel with said first fuse, wherein after said applying of a voltage
across said first antifuse, and said applying of a current through said first fuse,
the connection of said device is further altered by applying a voltage across said
first terminal and said second terminal, thereby blowing said second antifuse and
programming said second antifuse closed, then a current is applied through said first
terminal and said second terminal, thereby blowing said second fuse and programming
said second fuse open.
1. A reprogrammable electrical circuit comprising:
a first terminal (T1),
a second terminal (T2), and
a first sublink connected between said first and second terminals comprising a first
fuse (F2 (Fig10); F1 (Fig14a)) and a first antifuse (A1) connected in series with the first antifuse being connected to the first terminal
and the first fuse being connected to the second terminal,
characterised in that the electrical circuit further comprises:
a second sublink comprising a second fuse (F3 (Fig10) ; F2 (Fig14a)) and a second antifuse (A2) connected in series, said second sublink being connected in parallel with said first
fuse,
whereby the circuit is reprogrammable so as to alternately open and close an electrically
conductive path between said first terminal and said second terminal.
2. A reprogrammable electrical circuit as claimed in claim 1 and further comprising a
third sublink comprising a third fuse (F4 (Fig10); F3 (Fig14a)) and a third antifuse (A3) connected in series, said third sublink being
connected in parallel with said second fuse between said second terminal and a junction
of said second fuse and said second antifuse.
3. A reprogrammable electrical circuit as claimed in claim 1 or claim 2 comprising a
further fuse (F1 (Fig10)) connected between said first terminal and said second terminal in parallel
with said first sublink.
4. A reprogrammable electrical circuit comprising:
a first terminal (T1),
a second terminal (T2), and
a first sublink, connected between said first terminal and said second terminal, the
first sublink including a fuse (12) and an antifuse (16) connected in series between
said first and second terminals,
characterised in that the electrical circuit further comprises:
a second sublink comprising a second fuse connected in parallel with said first sublink,
wherein the circuit is reprogrammable via the first and second terminals and does
not comprise a further programming terminal for programming the circuit,
whereby the circuit is reprogrammable so as to alternately open and close an electrically
conductive path between said first terminal and said second terminal.
5. A reprogrammable electrical circuit comprising:
a first terminal (T1),
a second terminal (T2), and
a link (20), connected between said first terminal and said second terminal, wherein
said link includes a fuse (12) and an antifuse (16) connected in parallel between
said first and second terminals,
characterised in that the circuit is reprogrammable via the first and second terminals and does not comprise
a further programming terminal for programming the circuit,
whereby the circuit is reprogrammable so as to alternately open and close an electrically
conductive path between said first terminal and said second terminal.
6. A reprogrammable electrical circuit comprising:
a first terminal (T1),
a second terminal (T2), and
a link (10), connected between said first terminal and said second terminal, wherein
said link includes a fuse (12) and an antifuse (16) connected in series between said
first and second terminals,
characterised in that the circuit is reprogrammable via the first and second terminals and does not comprise
a further programming terminal for programming the circuit,
whereby the circuit is reprogrammable so as to alternately open and close an electrically
conductive path between said first terminal and said second terminal.
7. A reprogrammable circuit as claimed in any preceding claim and further comprising
programming means connected to the first and second terminals (T1,T2) for supplying signals for blowing the said fuses and antifuses.
8. A gate array or a programmable read only memory (PROM) comprising a reprogrammable
circuit as claimed in any preceding claim.
9. A method of programming and reprogramming a reprogrammable electrical circuit by alternately
opening and closing an electrically conductive path between first and second terminals
(T
1, T
2) of the electrical circuit, the electrical circuit comprising a first sublink comprising
a first fuse (F
2 (Fig10); F
1 (Fig14a)) and a first antifuse (A
1) connected in series between said first and second terminals, the first antifuse
being connected to said first terminal and the first fuse being connected to said
second terminal, a second sublink comprising a second fuse (F
3 (Fig10); F
2 (Fig14a)) and a second antifuse (A
2) connected in series, the second sublink being connected in parallel with said first
fuse, the method comprising the steps of:
blowing the first antifuse to program it closed by applying a voltage between said
first terminal (T1) and said second terminal (T2) ;
blowing the first fuse to program it open by applying a current between said first
terminal (T1) and said second terminal (T2) ;
blowing the second antifuse to program it closed by applying a voltage between said
first terminal (T1) and said second terminal (T2) ;
blowing said second fuse to program it open by applying a current between said first
terminal (T1) and said second terminal (T2).
10. A method as claimed in claim 9, wherein the electrical circuit further comprises a
third sublink comprising a third fuse (F
4 (Fig10); F
3 (Fig14a)) and a third antifuse (A3) connected in series, the third sublink being
connected in parallel with said second fuse, the method further comprising the steps
of:
blowing the third antifuse to program it closed by applying a voltage between said
first terminal (T1) and said second terminal (T2) ; and
blowing said third fuse to program it open by applying a current between said first
terminal (T1) and said second terminal (T2).
11. A method as claimed in claim 9 or claim 10, wherein the electrical circuit further
comprises a further fuse (F1 (Fig10)) connected between said first terminal and said second terminal in parallel
with said first sublink, the method further comprising the step of blowing the further
fuse to program it open by applying a current between said first terminal (T1) and said second terminal (T2).
12. A method of programming and reprogramming a reprogrammable electrical circuit by alternately
opening and closing an electrically conductive path between first and second terminals
(T
1, T
2) of the electrical circuit, the electrical circuit comprising a first sublink comprising
a first fuse and a first antifuse connected in series between said first and second
terminals, the first antifuse being connected to said first terminal and the first
fuse being connected to said second terminal, and a second sublink comprising a second
fuse, the second sublink being connected in parallel with said first sublink, the
electrical circuit not having a further programming terminal for programming the circuit,
the method comprising the steps of:
blowing the second fuse to program it open by applying a current between said first
terminal (T1) and said second terminal (T2) ;
blowing the first antifuse to program it closed by applying a voltage between said
first terminal (T1) and said second terminal (T2) ; and
blowing said first fuse to program it open by applying a current between said first
terminal (T1) and said second terminal (T2).
13. A method as claimed in claim 12, wherein the step of applying a current to blow said
second fuse includes limiting the voltage to prevent said first antifuse from being
blown and the step of applying a voltage to blow said first antifuse includes limiting
the current to prevent said first fuse from being blown.
14. A method of programming and reprogramming a reprogrammable electrical circuit by alternately
opening and closing an electrically conductive path between first and second terminals
(T
1, T
2) of the electrical circuit, the electrical circuit comprising a link (20) comprising
a fuse and an antifuse connected in parallel between said first and second terminals,
the electrical circuit not having a further programming terminal for programming the
circuit, the method comprising the steps of:
blowing the fuse to program it open by applying a current between said first terminal
(T1) and said second terminal (T2) ; and
blowing the antifuse to program it closed by applying a voltage between said first
terminal (T1) and said second terminal (T2).
15. A method as claimed in claim 14, wherein the step of applying a current to blow said
fuse includes limiting the voltage to prevent said antifuse from being blown.
16. A method of programming and reprogramming a reprogrammable electrical circuit by alternately
opening and closing an electrically conductive path between first and second terminals
(T
1, T
2) of the electrical circuit, the electrical circuit comprising a link (10) comprising
a fuse and an antifuse connected in series between said first and second terminals,
the electrical circuit not having a further programming terminal for programming the
circuit, the method comprising the steps of:
blowing the antifuse to program it closed by applying a voltage between said first
terminal (T1) and said second terminal (T2) ; and
blowing the fuse to program it open by applying a current between said first terminal
(T1) and said second terminal (T2) .
17. A method as claimed in claim 16, wherein the step of applying a voltage to blow said
antifuse includes limiting the current to prevent a said fuse from being blown.