[0001] The present invention relates to low 1c screw dislocation simple crystal silicon
carbide wafers and a corresponding manufacturing method.
[0003] Silicon carbide has found use as semiconductor material for various electronic devices
and purposes in recent years. Silicon carbide is especially useful due to its physical
strength and high resistance to chemical attack. Silicon carbide also has excellent
electronic properties, including radiation hardness, high breakdown field, a relatively
wide band gap, high saturated electron drift velocity, high-temperature operation,
and absorption and emission of high-energy photons in the blue, violet, and ultraviolet
regions of the spectrum.
[0004] Single crystal silicon carbide is often produced by a seeded sublimation growth process.
In a typical silicon carbide growth technique, the seed crystal and a source powder
are both placed in a reaction crucible which is heated to the sublimation temperature
of the source and in a manner that produces a thermal gradient between the source
and the marginally cooler seed crystal. The thermal gradient encourages vapor phase
movement of the materials from the source to the seed followed by condensation upon
the seed and the resulting bulk crystal growth. The method is also referred to as
physical vapor transport (PVT).
[0005] In a typical silicon carbide growth technique, the crucible is made of graphite and
is heated by induction or resistance, with the relevant coils and insulation being
placed to establish and control the desired thermal gradient The source powder is
silicon carbide, as is the seed. The crucible is oriented vertically, with the source
powder in the lower portions and the seed positioned at the top, typically on the
seed holder; see
U.S. Patent No. 4,866,005 (reissued as No. Re34,861). These sources are exemplary, rather than limiting, descriptions
of modern seeded sublimation growth techniques.
[0007] Although the density of structural defects in silicon carbide bulk crystals has been
continually reduced in recent years, relatively high defect concentrations still appear
and have been found to be difficult to eliminate, e.g.
Nakamura et al., "Ultrahigh quality silicon carbide single crystals," Nature, Vol.
430, August 26, 2004, page 1009. These defects can cause significant problems in limiting the performance characteristics
of devices made on the substrates, or in some cases can preclude useful devices altogether.
Current seeded sublimation techniques for the production of large bulk single crystals
of silicon carbide typically result in a higher than desired concentration of defects
on the growing surface of the silicon carbide crystal. Higher concentrations of defects
can cause significant problems in limiting the performance characteristics of devices
made on the crystals, or substrates resulting from the crystals. For example, a typical
micropipe defect density in some commercially available silicon carbide wafers can
be on the order of 100 per square centimeter (cm
-2). A megawatt device formed in silicon carbide, however, requires a defect free area
on the order of 0.4 cm
-2. Thus, increasing the quality of large single crystals that can be used to fabricate
large surface area devices for high-voltage, high current applications remains a worthwhile
goal.
[0008] Although small samples of low-defect silicon carbide have been available, a broader
commercial use of silicon carbide requires larger samples, and in particular, larger
wafers. By way of comparison, 100 mm (4") silicon wafers have been commercially available
since 1975 and 150 mm (6") silicon wafers became available in 1981. Gallium arsenide
(GaAs) is also commercially available in both 100 mm (4") and 150 mm (6") wafers.
Thus, the commercial availability of 50 mm (2") and 75 mm (3") SiC wafers lags behind
these other materials and to some extent limits the adoption and use of SiC in a wider
range of devices and applications.
[0009] Screw dislocations, particularly 1c screw dislocations, are common defects that develop
or propagate during the production of SiC crystals. Other surface defects include
threading dislocations, hexagonal voids, and micropipes. If these defects remain in
the SiC crystal, then resulting devices grown on the crystal may incorporate these
defects.
[0010] The nature and description of specific defects is generally well understood in the
crystal growth art. In particular, a screw dislocation is defined as one in which
the Burgers Vector is parallel to the direction vector. On an atomic scale, the resulting
dislocation gives the general appearance of a spiral staircase. The presence of a
large number of screw dislocations can also lead to the presence of other defects,
such as micropipes and hexagonal voids.
[0011] A micropipe is a hollow core super-screw dislocation with its Burgers vector lying
along the c-axis. Micropipes are often formed from a grouping of 3 or more screw dislocations.
A number of causes have been proposed or identified for the generation of micropipes.
These include excess materials such as silicon or carbon inclusions, extrinsic impurities
such as metal deposits, boundary defects, and the movement or slippage of partial
dislocations. See e.g.
Powell et al., Growth of Low Micropipe Density SiC Wafers, Materials Science Forum,
Vols. 338-340, pp 437-440 (2000).
[0013] The presence of surface defects in bulk single crystals of SiC may also interfere
with single-polytype crystal growth. The 150 available polytypes of SiC raise a particular
difficulty. Many of these polytypes are very similar, often separated only by small
thermodynamic differences. Maintaining the desired polytype identity throughout the
crystal is only one difficulty in growing SiC crystals of large sizes in a seeded
sublimation system. When surface defects are present, there is not enough polytype
information on the crystal surface for depositing layers to maintain the desired polytype.
Polytype changes on the surface of the growing crystal result in the formation of
even more surface defects.
[0015] Accordingly, producing larger high quality bulk single crystals of silicon carbide
with low 1c screw dislocation defect levels in crystals formed in the seeded sublimation
system, in order to reduce the total number of defects in the produced crystals remains
a constant technical and commercial goal.
US6562130 discloses a method and apparatus for axially growing single crystal silicon carbide.
SUMMARY
[0016] The present invention is a high quality single crystal wafer of SiC as defined in
independent claim 1.
BRIEF DESCRIPTION OF THE DRAWINGS
[0017]
Figure 1 is a map of a SiC wafer after defect etching in accordance with the present
invention;
Figure 2 is a semiconductor precursor wafer in accordance with the present invention;
Figure 3 is a plurality of semiconductor precursor devices in accordance with the
present invention;
Figure 4 is a schematic cross-sectional view of a seeded sublimation system in accordance
with the present invention;
Figure 5 is a schematic cross-sectional view of a metal oxide semiconductor field
effect transistor; and
Figure 6 is a schematic cross-sectional view of a metal semiconductor field effect
transistor.
DETAILED DESCRIPTION
[0018] The present invention relates to high quality silicon carbide wafers. In particular,
the present invention incorporates several techniques for improving the growth of
such wafers using seeded sublimation.
[0019] In considering the proportional dimensions of the diameter and thickness of the seed
crystal, whether expressed as a percentage, a fraction, or a ratio, it will be understood
that in the context of the improvements provided by the invention, these proportions
have their inventive meaning in the context of the larger-diameter seed crystals that
are described herein.
[0020] Accordingly, in certain embodiments the invention is described and claimed herein
in the relevant embodiments in a manner that includes the absolute dimensions of the
crystal, usually in terms of a diameter, of which 7,6 cm (3 inch) and 100 mm diameter
single crystals are preferred.
[0021] Figure 1 is a map of a wafer 2 in accordance with the present invention. When appropriately
counted, the average 1c screw dislocation density of the wafer was 1190 cm
-2. As indicated by Figure 1, measurable areas of crystals according to the present
invention exhibit defect densities of less than 1000 cm
-2 and in some cases less than 500 cm
-2. Thus, as used herein the expression "less than" has both measured and predictive
aspects. In addition to the measured aspects illustrated in Figure 1, it is expected
that some crystals will demonstrate even fewer defects. As a result, the phrase, "less
than" as used herein also includes (but is not limited too) ranges, such as 500-2500
cm
-2, which is not in accordance with claim 1.
[0022] The invention is a high quality semiconductor precursor wafer. The wafer is a silicon
carbide wafer of the 4H polytype, having a diameter of at least about 7,66 cm (3 inches)
and a 1c screw dislocation density on its surface of from 1000cm
-2 to less than 2500 cm
-2. The count of total 1c screw dislocations represents a count of total 1c screw dislocations
on the surface after an etch that preferentially emphasizes screw dislocation defects.
The etch is preferably a molten potassium hydroxide etch.
[0023] As schematically depicted in Figure 2, there is a high quality silicon carbide semiconductor
precursor wafer 4 having a 4H polytype, a diameter of at least about 7,6 cm (3 inches),
and a 1c screw dislocation density on its surface of less than 2500 cm
-2. The wafer additionally has a Group III-nitride layer 6 located on the surface. The
Group III-nitride layer 6 is preferably one or more of GaN, AlGaN, AlN, AlInGaN, InN,
and AlInN.
[0024] The growth and electronic characteristics of Group III nitrides are generally well-understood
in this art. Group III nitride layers on silicon carbide substrates are a basic feature
of certain types of light emitting diodes (LEDs). Among other desirable factors, the
atonic fraction of the Group III element (e.g. 1nxGayN1-x-y) tailors the bandgap of
the composition (within limits) to likewise tailor the resulting emission frequency
and thus the color of the LED.
[0025] With respect to Figure 3, there is a plurality of silicon carbide semiconductor device
precursors 8 on a SiC seed 9 having a diameter of at least about 7,6 cm (3 inches)
and a 1c screw dislocation density on the surface of the wafer of less than 2500 cm-2.
The wafer additionally has a plurality of respective Group III-nitride epitaxial layers
10 on some portions of the wafer. Preferred Group III-nitride epitaxial layers are
individually selected from GaN, AlGaN, AlN, AlInGaN, InN, and AlInN.
[0026] A method of producing a high quality bulk single crystal of silicon carbide in a
seeded sublimation system is described, the improvement includes growing a SiC boule
having a diameter of at least about 7,6 cm (3 inches) and having a 1c screw dislocation
density of less than about 2500 cm
-2, thereafter slicing the SiC boule, preferably mechanically, into wafers, wherein
each wafer has a 1c screw dislocation density of less than about 2500 cm
-2 on the surface. The wafers are preferably about 0.5 mm thick.
[0027] It may be preferable to then polish and etch the SiC wafers. A preferred polish is
a chemo-mechanical polish and a preferred etch is a molten KOH etch. The etch is carried
out in order to highlight the defects on the surface, and is unnecessary as a precursor
step to seeded sublimation. Thus, sublimation growth is typically carried out on a
polished seed that has not been etched.
[0028] As is known in the art, the SiC boule is preferably grown in a seeded sublimation
system. After the boule is sliced into wafers, the wafers may then, in turn, be used
as the seed in a seeded sublimation growth of a single crystal of silicon carbide.
[0029] As noted in the background portion of the specification, the general aspects of seeded
sublimation growth of silicon carbide have been generally well established for a number
of years. Furthermore, those familiar with the growth of crystals, particularly in
difficult material systems such as silicon carbide, will recognize that the details
of a given technique can and will vary, usually purposefully, depending upon the relevant
circumstances. Accordingly, the descriptions given herein are most appropriately given
in a general and schematic sense with the recognition that those persons of skill
in this art will be able to carry out the improvements of the invention based on the
disclosures herein without undue experimentation.
[0030] In describing the invention, it will be understood that a number of techniques are
disclosed. Each of these has individual benefit, and each can also be used in conjunction
with one or more, or in some cases all, of the other disclosed techniques. Accordingly,
for the sake of clarity, this description will refrain from repeating every possible
combination of the individual steps in an unnecessary fashion.
[0031] Figure 4 is a cross sectional schematic diagram of a sublimation system for seeded
sublimation growth of the type contemplated as useful in the present invention. The
system is broadly designated at 12. As in most typical systems, the system 12 includes
a graphite susceptor, or crucible, 14 and a plurality of induction coils 16 that heat
the susceptor 14 when current is applied through the coils 16. Alternatively, some
systems incorporate resistance heating. It will be understood by those familiar with
these crystal growth techniques that the system can be further enclosed in some circumstances,
e.g., in a water-cooled vessel. Additionally, at least one gas inlet and outlet (not
shown) in communication with the susceptor 14 are included in the seeded sublimation
system 12. Such further enclosures are, however, less relevant to the invention and
are omitted herein to help clarify the drawing and description. Additionally, those
persons skilled in this art recognize that silicon carbide sublimation systems of
the type described herein are available both commercially and as constructed in a
custom fashion as may be necessary or appropriate. They accordingly can be selected
or designed by those of ordinary skill in this art without undue experimentation.
[0032] The susceptor 14 is typically surrounded by insulation 18, several portions of which
are illustrated in Figure 4. Although Figure 4 illustrates the insulation as being
generally consistent in size and placement, it will be understood and is recognized
by those of skill in the art that the placement and amount of the insulation 18 can
be used to provide desired thermal gradients (both axially and radially) along the
susceptor 14. Again, for purposes of simplification, these possible permutations are
not illustrated herein.
[0033] The susceptor 14 includes one or more portions for containing a silicon carbide powder
source 20. Such a powder source 20 is most commonly-although not exclusively-used
in seeded sublimation growth techniques for silicon carbide. Figure 4 illustrates
the powder source 20 as being contained in a lower portion of the susceptor 14 and
this is one typical arrangement. As another familiar variation, some systems distribute
the source powder in a vertical, cylindrical arrangement in which the source powder
surrounds a larger portion of the interior of the susceptor 14 than does the arrangement
illustrated in Figure 4. The invention described herein can be appropriately carried
out using both types of equipment.
[0034] A silicon carbide seed is designated at 22, and is typically placed in upper portions
of the susceptor 14. The seed 22 is preferably a monocrystalline SiC seed having a
diameter of at least about 75 mm and having a micropipe density of less than about
25 cm
-2 on the surface. A growing crystal 26 is deposited on the seed 22 during the seeded
sublimation growth.
[0035] A seed holder 28 typically holds the seed 22 in place with the seed holder 28 being
attached to the susceptor 14 in an appropriate fashion. This can include various resting
or threaded arrangements. In the orientation illustrated in Figure 4, the upper portions
of the seed holder 28 would typically include threads as would the uppermost portions
of the susceptor 14, preferably a graphite crucible, so that the seed holder 28 could
be threaded into the top of the susceptor 14 to hold the seed 22 in the desired position.
The seed holder 28 is preferably a graphite seed holder.
[0036] It may be preferable to place the seed 22 in the crucible 14 while exerting minimal
torsional forces on the seed 22 to thereby prevent torsional forces from warping or
bowing the crystal in a manner that would otherwise encourage undesired thermal differences
across the seed 22.
[0037] In the embodiment of the present invention it is necessary to anneal the seed holder
28 prior to attaching the seed 22. Annealing the seed holder 28 prior to sublimation
growth prevents the seed holder 28 from undergoing significant distortion during crystal
growth at SiC sublimation temperatures. Annealing the seed holder 28 also minimizes
or eliminates temperature differences across the seed 22 that would otherwise tend
to initiate and propagate defects in a growing crystal. A preferred process for annealing
the seed holder 28 includes annealing at temperatures at or about 2500 °C for at least
about 30 minutes.
[0038] In some embodiments, it may be preferred to include dopant atoms in the sublimation
system 12. Introducing dopant gases to the seeded sublimation system 12 incorporates
dopant atoms in a growing crystal. Dopants are selected for their acceptor or donor
capabilities. Donor dopants are those with n-type conductivity and acceptor dopants
are those with p-type conductivity. Preferred dopant atoms include n-type and p-type
dopant atoms. Especially preferred n-type dopants include N, P, As, Sb, Bi, and mixtures
thereof. Especially preferred p-type dopants include B, Al, Ga, In, Tl, and mixtures
thereof.
[0039] The general scheme for sublimation growth is set forth briefly in the Background
portion of the specification, as well as in other sources well-known to those of ordinary
skill in this art. Typically, an electric current, having a frequency to which the
susceptor 14 responds, is passed through the induction coils 16 to heat the graphite
susceptor 14. The amount and placement of the insulation 18 are selected to create
a thermal gradient between the powder source 20 and the growing crystal 26 when the
susceptor 14 heats the powder source 20 to sublimation temperatures, which are typically
above about 2000 °C. The thermal gradient is established to maintain the temperature
of the seed 22 and thereafter a growing crystal near, but below, the temperature of
the silicon carbide source to thereby thermodynamically encourage the vaporized species
that are generated when silicon carbide sublimes (Si, Si
2C, and SiC
2) to condense first upon the seed crystal and thereafter upon the growing crystal;
e.g.,
U.S. Patent No. 4,866,005.
[0040] After reaching the desired crystal size, growth is terminated by reducing the temperature
of the system to below about 1900 °C and raising the pressure to above about 400 torr.
[0041] It may be further desirable to anneal the crystal after completion of the sublimation
growth process. The crystal may be annealed at temperatures at or above the growth
temperature for a period typically of about 30 minutes.
[0042] For purposes of clarity, the singular term, "thermal gradient," will be used herein,
but it will be understood by those of skill in this art that several gradients can
desirably co-exist in the susceptor 14 and can be subcategorized as axial and radial
gradients, or as a plurality of isotherms.
[0043] If the temperature gradients and other conditions (pressure, carrier gases, etc.)
are properly maintained, the overall thermodynamics will encourage the vaporized species
to condense first on the seed 22 and then on the growing crystal 26 in the same polytype
as the seed 22.
[0044] As generally noted in the Background, the performance properties of electronic devices
will typically improve as the crystal quality of the various device portions improves.
Thus, the reduced-defect characteristics of wafers of the present invention similarly
provide improved devices. Thus, in another example, a plurality of field-effect transistors
is formed on low-defect 7,6 cm (3 inch) silicon carbide wafers. Each field-effect
transistor includes a bulk single crystal silicon carbide substrate wafer of at least
about 7,6 cm (3 inches) diameter and having a 1c screw dislocation density of less
than 2500 cm
-2.
[0045] In another example, a plurality of metal oxide semiconductor field effect transistors
(MOSFETs) 42 is formed on low defect 7,6 cm (3 inch) silicon carbide substrate 44.
Figure 5 is a schematic cross-sectional illustration of a basic MOSFET structure.
Each MOSFET 42 includes a bulk single crystal silicon carbide substrate wafer 44 of
at least abou 7,6 cm (3 inches) diameter and a 1c screw dislocation density of less
than 2500 cm
-2. The bulk single crystal substrate 44 includes a respective first surface 48 and
second surface 50 opposite one another. An epitaxial layer on the substrate has respective
source 52, channel 56, and drain 54 portions with the channel 56 being controlled
by the gate contact 64 through the oxide layer 62. Respective source and drain contacts
58, 60 are on the source and drain portions 52, 54. The structure and operation of
MOSFETs, and of combinations and variations of MOSFETs, is well understood in this
art and thus Figure 5 and its description are exemplary.
[0046] With reference to Figure 6, in another example a plurality of metal semiconductor
field effect transistors (MESFETs) 66 is formed on low defect 7,6 cm (3 inch) silicon
carbide. Each MESFET 66 includes a bulk single crystal silicon carbide substrate wafer
68 of at least about 7,6 cm (3 inches) and having a 1c screw dislocation density of
less than 2500 cm
-2. The substrate 68 includes a respective first surface 70 and second surface 72 opposite
one another. A conductive channel 74 is located on the first surface 70 of the substrate
68. Ohmic source 76 and a drain 78 contacts are located on the conductive channel
74. A metal gate contact 80 is located between the source 76 and drain 78 on the conductive
channel 74 for forming an active channel when a bias is applied to the metal gate
contact 80.
[0047] As is known in the art, more than one type of device may be situated on a silicon
carbide wafer in accordance with the present invention. Additional devices that may
be included are junction-field effect transistors, hetero field effect transistors,
diodes, and other devices known in the art. The structure and operation of these (and
other) devices are well-understood in this art and can be practiced using the substrates
described and claimed herein without undue experimentation.
1. Hochwertiger Einkristallwafer aus SiC mit einem Durchmesser von mindestens 7,6 cm
(3 Inch), einem 4 H-Polytyp und einer 1c-Schraubenversetzungsdichte von 1000 cm
-2 bis kleiner als 2500 cm
-2, der verarbeitet werden kann durch:
- Glühen eines Keimhalters vor dem Anbringen eines Einkristall-Siliciumcarbid-Keims;
- Anbringen des Einkristall-Siliciumcarbid-Keims, der einen Durchmesser von mindestens
7,6 cm hat, auf dem geglühten Keimhalter;
- Anordnen des Siliciumcarbid-Keims in einem Suszeptor durch Schrauben der oberen
Abschnitte des Keimhalters an die obersten Abschnitte einen Suszeptors, so dass der
Keimhalter in das obere Ende des Suszeptors hineingeschraubt wird, um den Keim in
dem Suszeptor zu halten, während minimale Torsionskräfte auf den Siliciumcarbid-Keim
ausgeübt werden, um dadurch zu vermeiden, dass Kräfte den Siliciumcarbid-Keim verziehen
oder verbiegen;
- Anordnen eines Siliciumcarbid-Quellmaterials in einem unteren Abschnitt des Suszeptors,
- Erwärmen des Suszeptors, um das Siliciumcarbid-Quellmaterial zu sublimieren und
einen Wärmegradienten zwischen dem Quellmaterial und dem Siliciumcarbid-Keim zu erzeugen,
um eine Dampfphasenbewegung des Quellmaterials zu dem Keim sowie eine Kondensation
des Quellmaterials auf dem Keim anzuregen, um einen Einkristall aus Siliciumcarbid
herzustellen, der einen Durchmesser von mindestens 7,6 cm (drei Inch) und eine Schraubenversetzungsdichte
von 1000 cm-2 bis kleiner als 2500 cm-2 hat, und
- anschließendes Vereinzeln des SiC-Einkristalls zu Wafern, wobei jeder Wafer eine
1c-Schraubenversetzungsdichte von 1000 cm-2 bis kleiner als 2500 cm-2 auf der Oberfläche hat.
2. Einkristall-Siliciumcarbid-Wafer nach Anspruch 4 mit dem 4 H-Polytyp und einer Gruppe-III-Nitrid-Schicht
auf der Oberfläche des Siliciumcarbid-Wafers.
3. Einkristall-Siliciumcarbid-Wafer nach einem der vorangehenden Ansprüche mit mehreren
jeweiligen Gruppe-III-Nitrid-Epitaxial-Schichten auf einigen Abschnitten des Wafers,
die mehrere Halbleiterbauelement-Vorläufer definieren.
4. Einkristall-Siliciumcarbid-Wafer nach einem der vorangehenden Ansprüche, der mehrere
Metalloxid-Halbleiter-Feldeffekt-Transistoren umfasst.
5. Einkristall-Siliciumcarbid-Wafer nach einem der Ansprüche 1 bis 3, der mehrere Metall-Halbleiter-Feldeffekt-Transistoren
umfasst.
6. Einkristall-Siliciumcarbid-Wafer nach einem der Ansprüche 1 bis 3, der mehrere Sperrschicht-Feldeffekt-Transistoren
umfasst.
7. Einkristall-Siliciumcarbid-Wafer nach einem der Ansprüche 1 bis 3, der mehrere Hetero-Feldeffekt-Transistoren
umfasst.
8. Einkristall-Siliciumcarbid-Wafer nach einem der Ansprüche 1 bis 3, der mehrere Dioden
umfasst.
1. Tranche de monocristal de SiC de haute qualité ayant un diamètre d'au moins 7,6 cm
(3 pouces), un polytype 4H et une densité de dislocation vis 1c allant de 1000 cm
-2 à inférieure à 2500 cm
-2, pouvant être traitée en :
- recuisant un support de germe avant la fixation d'un germe de carbure de silicium
monocristallin ;
- fixant le germe de carbure de silicium monocristallin ayant un diamètre d'au moins
7,6 cm sur le support de germe recuit ;
- plaçant ledit germe de carbure de silicium dans un suscepteur en vissant les parties
supérieures du support de germe sur les parties supérieures d'un suscepteur, de telle
sorte que ledit support de germe est vissé dans la partie supérieure dudit suscepteur
pour maintenir le germe dans ledit suscepteur, tout en exerçant un minimum de forces
de torsion sur ledit germe de carbure de silicium de manière à éviter que des forces
ne déforment ou ne courbent ledit germe de carbure de silicium ;
- plaçant un matériau source de carbure de silicium dans une partie inférieure dudit
suscepteur,
- chauffant le suscepteur pour sublimer le matériau source de silicium de carbure
et créer un gradient thermique entre le matériau source et ledit germe de carbure
de silicium pour encourager un mouvement en phase vapeur du matériau source vers ledit
germe et la condensation du matériau source sur ledit germe pour produire un monocristal
de carbure de silicium ayant un diamètre d'au moins 7,6 cm (trois pouces) et une densité
de dislocation vis allant de 1000 cm-2 à inférieure à 2500 cm-2, et
- ensuite, en découpant le monocristal de SiC sous forme de tranches, où chaque tranche
a une densité de dislocation vis le allant de 1000 cm-2 à inférieure à 2500 cm-2 à la surface.
2. Tranche de carbure de silicium monocristallin selon la revendication 4 ayant le polytype
4H et une couche de nitrure du Groupe III sur ladite surface de ladite tranche de
carbure de silicium.
3. Tranche de carbure de silicium monocristallin selon l'une quelconque des revendications
précédentes, comportant une pluralité de couches épitaxiales de nitrure du Groupe
III respectives sur certaines parties de ladite tranche qui définissent une pluralité
de précurseurs de dispositif à semi-conducteur.
4. Tranche de carbure de silicium monocristallin selon l'une quelconque des revendications
précédentes, comprenant une pluralité de transistors à effet de champ métal-oxyde-semi-conducteur.
5. Tranche de carbure de silicium monocristallin selon l'une quelconque des revendications
1 à 3, comprenant une pluralité de transistors à effet de champ métal-semi-conducteur.
6. Tranche de carbure de silicium monocristallin selon l'une quelconque des revendications
1 à 3, comprenant une pluralité de transistors à effet de champ à jonction.
7. Tranche de carbure de silicium monocristallin selon l'une quelconque une des revendications
1 à 3, comprenant une pluralité de transistors à effet de champ à hétérojonction.
8. Tranche de carbure de silicium monocristallin selon l'une quelconque une des revendications
1 à 3, comprenant une pluralité de diodes.