TECHNICAL FIELD
[0001] This disclosure is generally directed to integrated circuits. More specifically,
this disclosure is directed to the growth of multi-layer Group III-nitride buffers
on large-area silicon substrates and other substrates.
BACKGROUND
[0002] Gallium nitride (GaN) and other "Group III-nitrides" can be used in manufacturing
high-speed or high-power integrated circuit devices. Gallium nitride is often desirable
because it can withstand high operating temperatures and can provide high breakdown
voltages compared to standard silicon devices. Gallium nitride can also typically
provide good high-frequency performance and provide lower on resistances.
[0003] Native gallium nitride substrates are not generally available. Instead, gallium nitride
epitaxial layers are often formed over silicon-based substrates, such as <111> silicon
wafers. However, it is often difficult to form thick high-quality gallium nitride
epitaxial layers over large silicon substrates. This is due to a number of factors,
including large thermal expansion coefficient mismatches and wafer bowing. More specifically,
a gallium nitride epitaxial layer can contract about twice as fast when cooled compared
to an underlying silicon substrate. This causes tensile stress in the gallium nitride
epitaxial layer, which can lead to wafer bowing and produce cracks in the epitaxial
layer. These problems are worse with larger substrates, such as silicon wafers with
six-inch or larger diameters.
[0004] The inability to form thick high-quality gallium nitride layers can reduce the breakdown
voltage of field effect transistors (FETs), high electron mobility transistors (HEMTs),
or other devices formed using the gallium nitride layers. Also, the production of
circuits on larger substrates is typically desired since the same processing steps
can be used to fabricate a larger number of circuits on the substrates, resulting
in a production cost reduction per circuit. The inability to form thick high-quality
gallium nitride layers over larger substrates can limit or eliminate these cost reductions,
resulting in higher-cost circuits. In addition, wafer bowing and epitaxial layer cracking
can actually limit the manufacturabilty of certain gallium nitride-based circuits.
The present invention provides a method according to claim 1 and an apparatus according
to claim 8. Preferred embodiments of the invention are defined in dependent claims.
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] For a more complete understanding of this disclosure and its features, reference
is now made to the following description, taken in conjunction with the accompanying
drawings, in which:
[0006] FIGURE 1 illustrates an example semiconductor structure having a multi-layer Group
III-nitride buffer according to this disclosure;
[0007] FIGURES 2A through 2D illustrate a first example technique for forming a semiconductor
structure having a multi-layer Group III-nitride buffer according to this disclosure;
[0008] FIGURES 3A and 3B illustrate side and top views of the semiconductor structure formed
in FIGURES 2A through 2D according to this disclosure;
[0009] FIGURES 4A through 4C illustrate a second example technique for forming a semiconductor
structure having a multi-layer Group III-nitride buffer according to this disclosure;
[0010] FIGURES 5A through 5C illustrate a third example technique for forming a semiconductor
structure having a multi-layer Group III-nitride buffer according to this disclosure;
and
[0011] FIGURE 6 illustrates an example method for forming a semiconductor structure having
a multi-layer Group III-nitride buffer according to this disclosure.
DETAILED DESCRIPTION
[0012] FIGURES 1 through 6, discussed below, and the various embodiments used to describe
the principles of the present invention in this patent document are by way of illustration
only and should not be construed in any way to limit the scope of the invention. Those
skilled in the art will understand that the principles of the invention may be implemented
in any type of suitably arranged device or system.
[0013] FIGURE 1 illustrates an example semiconductor structure 100 having a multi-layer
Group III-nitride buffer according to this disclosure. As shown in FIGURE 1, the semiconductor
structure 100 includes a substrate 102. The substrate 102 represents any suitable
semiconductor substrate that supports or carries other components of the semiconductor
structure 100. The substrate 102 could, for example, represent a silicon, sapphire,
or silicon carbide substrate. In particular embodiments, the substrate 102 could represent
a large-area substrate, such as a <111> silicon wafer with a diameter of at least
six inches. A nucleation layer 104 is formed over the substrate 102. The nucleation
layer 104 could be formed from any suitable material(s), such as aluminum nitride.
[0014] A buffer layer 106 is formed over the nucleation layer 104. The buffer layer 106
typically represents a layer used to help isolate other components in the semiconductor
structure 100 from the substrate 102 and to provide a good starting surface (with
minimized dislocations) for one or more Group III-nitride devices being formed. The
buffer layer 106 could be formed from any suitable material(s), such as a Group III-nitride.
A "Group III-nitride" refers to a compound formed using nitrogen and at least one
Group III element. Example Group III elements include indium, gallium, and aluminum.
Example Group III-nitrides include gallium nitride (GaN), aluminum gallium nitride
(AlGaN), indium aluminum nitride (InAIN), indium aluminum gallium nitride (InAlGaN),
aluminum nitride (AlN), indium nitride (InN), and indium gallium nitride (InGaN).
The buffer layer 106 could be formed in any suitable manner, such as by using a metal-organic
chemical vapor deposition (MOCVD) or Molecular Beam Epitaxy (MBE) technique. Note
that the formation of the buffer layer 106 can be facilitated by the nucleation layer
104. However, the buffer layer 106 could be formed in a way that does not require
the nucleation layer 104, and the layer 104 can be omitted.
[0015] At least one Group III-nitride device layer 108 is formed over the buffer layer 106.
The Group III-nitride device layer 108 is used to form a portion of at least one semiconductor
device, such as a gallium nitride-based field effect transistor (FET) or high electron
mobility transistor (HEMT). The Group III-nitride device layer 108 could include any
other or additional integrated circuit component(s). The Group III-nitride device
layer 108 could be formed from any suitable Group III-nitride material(s). The Group
III-nitride device layer 108 could also be formed in any suitable manner, such as
during the same operation (like MOCVD or MBE) that is used to form the buffer layer
106. In general, a "device layer" denotes all or a portion of a layer in which at
least part of a semiconductor device is formed. A device layer could be formed as
an individual layer or as part of another layer (such as an epitaxial layer).
[0016] The formation of at least one Group III-nitride device could then be completed using
the Group III-nitride device layer(s) 108. For example, an upper portion of the buffer
layer 106 or a portion of the device layer 108 could be doped with one or more dopants
to create a source, a drain, or other transistor regions. One or more metal or other
conductive layers could be patterned and etched to form source and drain contacts
110-112. Active regions in the structure could be isolated from one another, such
as by mesa etching or ion-implantation. A gate 114 could be formed by etching, dielectric
deposition, and deposition of metal or other conductive material. Connections to other
devices or circuit elements could be made using the contacts 110-112 and the gate
114.
[0017] In order to help increase the thickness of the buffer layer 106, the buffer layer
106 is fabricated as a multi-layer structure. A first portion 106a of the buffer layer
106 (such as a first Group III-nitride epitaxial layer) can be formed over the substrate
102. The first portion 106a of the buffer layer 106 can be processed, such as by etching
the first portion 106a to form isolated epitaxial regions, which helps to relieve
stress on the first portion 106a of the buffer layer 106. A second portion 106b of
the buffer layer 106 (such as a second Group III-nitride epitaxial layer) is formed
over the first portion 106a of the buffer layer 106, and the second portion 106b of
the buffer layer 106 can be processed. If desired, one or more additional portions
of the buffer layer 106 can be formed at this point.
[0018] These different portions could collectively form a buffer layer 106 that is thicker
than those obtained using the conventional techniques described above. For example,
each epitaxial layer forming the buffer layer 106 could be between 1µm and 3µm in
thickness (for six-inch and eight-inch diameter <111> silicon substrates), providing
a total thickness of up to 6µm. In general, each epitaxial layer forming the buffer
layer 106 could have a thickness at or below its "cracking" thickness, which refers
to the minimum thickness at which cracks appear in the epitaxial layer due to stresses
from thermal expansion coefficient mismatches, wafer bowing, or lattice mismatch.
As a result of the thicker buffer layer 106, the Group III-nitride device(s) formed
using the device layer 108 would have a higher breakdown voltage compared to conventional
Group III-nitride devices. Moreover, larger silicon wafers or other substrates 102
could be used to fabricate multiple Group III-nitride devices, providing cost reduction
per device fabricated. Various techniques for forming the multi-layer Group III-nitride
buffer layer 106 are described below. Note that the different portions or layers in
the buffer layer 106 could have the same thickness or different thicknesses, and the
different portions or layers in the buffer layer 106 could be formed from the same
material(s) or from different material(s).
[0019] Although FIGURE 1 illustrates one example of a semiconductor structure 100 having
a multi-layer Group III-nitride buffer, various changes may be made to FIGURE 1. For
example, any other materials and processes could be used to form various layers or
other structures of the semiconductor structure 100. Also, the sizes and shapes of
the components in FIGURE 1 and the arrangements of those components in FIGURE 1 are
for illustration only.
[0020] FIGURES 2A through 2D illustrate a first example technique 200 for forming a semiconductor
structure having a multi-layer Group III-nitride buffer according to this disclosure.
As shown in FIGURE 2A, a substrate 202 is fabricated or provided. The substrate 202
could represent any suitable semiconductor substrate, such as a silicon wafer having
a diameter of six inches or more. Note that any other suitable substrate could be
used, such as a silicon carbide or sapphire wafer or a smaller silicon wafer.
[0021] Epitaxial regions 204a-204b are formed over the substrate 202. The epitaxial regions
204a-204b could be formed from any suitable material(s), such as one or more Group
III-nitrides. The epitaxial regions 204a-204b could also have any suitable thickness,
such as 1µm-3µm (which can typically be formed over larger substrates, like six-inch
and eight-inch diameter <111> silicon substrates, without cracking). The epitaxial
regions 204a-204b could further be formed using any suitable technique(s), such as
by using MOCVD, MBE, or other technique to form an epitaxial layer that is patterned
and etched. The epitaxial layer could be formed using a nucleation layer (not shown)
over the substrate 202. The epitaxial regions 204a-204b could represent areas of the
epitaxial layer where semiconductor devices are to be formed. The removed portions
of the epitaxial layer (around and between the epitaxial regions 204a-204b) could
represent non-active areas of the epitaxial layer where no semiconductor devices are
to be formed.
[0022] As shown in FIGURE 2B, dielectric regions 206a-206c are formed between and around
the epitaxial regions 204a-204b. The dielectric regions 206a-206c help to electrically
isolate the epitaxial regions 204a-204b. The dielectric regions 206a-206c could be
formed from any suitable material(s), such as silicon dioxide (SiO
2). Also, the dielectric regions 206a-206c could be formed in any suitable manner,
such as by forming a dielectric layer over and between the epitaxial regions 204a-204b
and then performing a chemical mechanical polish (CMP) operation. This removes the
dielectric layer above the epitaxial regions 204a-204b and planarizes the epitaxial
regions 204a-204b and the dielectric regions 206a-206c.
[0023] As shown in FIGURE 2C, epitaxial regions 208a-208b are formed over the structure.
The epitaxial regions 208a-208b could be formed from any suitable material(s), such
as one or more Group III-nitrides. The epitaxial regions 208a-208b could also have
any suitable thickness, such as 1 µm-3µm. The epitaxial regions 208a-208b could further
be formed using any suitable technique(s), such as selective deposition or growth
using MOCVD or MBE. The selective deposition or growth means the epitaxial regions
208a-208b are generally formed over the exposed epitaxial regions 204a-204b, so the
epitaxial regions 208a-208b are effectively self-aligned with the epitaxial regions
204a-204b. Some amorphous or other material can be deposited or grown on the dielectric
regions 206a-206c during the selective operation, but this material can be removed
or allowed to remain if it does not adversely affect operation of semiconductor devices
being formed.
[0024] As shown in FIGURE 2D, dielectric regions 210a-210c are formed between and around
the epitaxial regions 208a-208b, which helps to electrically isolate the epitaxial
regions 208a-208b. The dielectric regions 210a-210c could be formed from any suitable
material(s), such as SiO
2. Also, the dielectric regions 210a-210c could be formed in any suitable manner, such
as by depositing a dielectric layer over and between the epitaxial regions 208a-208b
and then performing a CMP operation. This removes the dielectric layer above the epitaxial
regions 208a-208b and planarizes the epitaxial regions 208a-208b and the dielectric
regions 210a-210c.
[0025] The epitaxial regions 204a and 208a form a buffer layer 209a in or over which at
least one transistor device or other integrated circuit device can be fabricated (assuming
a device layer is formed as part of or over the region 208a). Similarly, the epitaxial
regions 204b and 208b form a buffer layer 209b in or over which at least one other
transistor device or other integrated circuit device can be fabricated (assuming a
device layer is formed as part of or over the region 208b). At this point, additional
processing steps could occur, such as the formation of Group III-nitride device layers
and devices over the epitaxial regions 208a-208b. An example of this is shown in FIGURES
3A and 3B.
[0026] FIGURES 3A and 3B illustrate side and top views of the semiconductor structure formed
in FIGURES 2A through 2D according to this disclosure. In particular, FIGURE 3A shows
a side view 300 of the semiconductor structure, while FIGURE 3B shows a top view 350
of the semiconductor structure.
[0027] As shown in FIGURE 3A, at least one inter-level dielectric (ILD) layer or other dielectric
layer 302 is formed over the semiconductor structure of FIGURE 2D. This could occur
after the Group III-nitride device layers and devices are formed over the semiconductor
structure of FIGURE 2D. Also, various structures 304 can be formed in the dielectric
layer(s) 302. The dielectric layer 302 includes any suitable number of layers formed
from any suitable dielectric material(s). The structures 304 could include any suitable
structures for coupling to transistor devices or other devices, such as source, drain,
and gate contacts, metal interconnects, and conductive plugs. In addition, conductive
structures 306 can be formed over the dielectric layer 302 to provide electrical connection
to external signal lines. The conductive structures 306 could be formed in any suitable
manner using any suitable material(s), such as by depositing and etching a metal layer
to form source and drain bond pads over each buffer 209a-209b. These components 304-306
could be fabricated in any suitable manner, such as by using conventional complimentary
metal oxide semiconductor (CMOS) back-end manufacturing operations.
[0028] In FIGURE 3B, a source contact 352 electrically contacts a source formed in the epitaxial
region 208a. One or more conductive plugs 354 electrically couple the source contact
352 to a conductive interconnect 356, which is electrically coupled to another component
(a source bond pad 306) by one or more conductive plugs 358. Similarly, a drain contact
360 electrically contacts a drain formed in the epitaxial region 208a. One or more
conductive plugs 362 electrically couple the drain contact 360 to a conductive interconnect
364, which is electrically coupled to another component (a drain bond pad 306) by
one or more conductive plugs 366. A gate 368 is formed over the epitaxial region 208a.
The gate 368 is in electrical contact with a gate bond pad 370. The bond pads could
be electrically connected to other circuitry in a larger device. An isolation implant
(such as one using nitrogen) can be performed outside of a region 372 of the structure
to help avoid high voltages at the trench edges of the semiconductor device being
formed in the epitaxial region 208a. Other techniques could be used to help isolate
the semiconductor device being formed, such as by etching through the device layer
and etching a portion of the buffer layer around the area where the semiconductor
device is being formed.
[0029] In a similar manner, a source contact 374 electrically contacts a source formed in
the epitaxial region 208b. One or more conductive plugs 376 electrically couple the
source contact 374 to a conductive interconnect 378, which is electrically coupled
to another component (a second source bond pad 306) by one or more conductive plugs
380. A drain contact 382 electrically contacts a drain formed in the epitaxial region
208b. One or more conductive plugs 384 electrically couple the drain contact 386 to
a conductive interconnect 386, which is electrically coupled to another component
(a second drain bond pad 306) by one or more conductive plugs 388. A gate 390 is formed
over the epitaxial region 208b. The gate 390 is in electrical contact with a gate
bond pad 392. The bond pads could be electrically connected to other circuitry in
a larger device. An isolation implant can be performed outside of a region 394 of
the structure to help avoid high voltages at the trench edges of the semiconductor
device being formed in the epitaxial region 208b. Other isolation techniques could
be used.
[0030] Each of these components 352-394 could be formed from any suitable material(s) and
using any suitable technique(s). In this example, transistor devices of differing
sizes are formed using the buffers 209a-209b, although any number of devices could
be fabricated in the same or similar manner and have any suitable size(s). Moreover,
the epitaxial regions 204a-204b and 208a-208b collectively form thicker buffers 209a-209b,
such as buffers up to 6µm or even more, without significant wafer bowing or cracking.
Because the buffers 209a-209b are thicker, the transistor devices formed here could
have significantly higher breakdown voltages. In addition, this could be achieved
even using large semiconductor substrates, like six-inch or larger silicon wafers,
which can provide significant cost savings.
[0031] Although FIGURES 2A through 2D illustrate one example of a technique 200 for forming
a semiconductor structure having a multi-layer Group III-nitride buffer and FIGURES
3A and 3B illustrate example views of the semiconductor structure, various changes
may be made to FIGURES 2A through 2D, 3A, and 3B. For example, each element in the
structure could be fabricated using any suitable material(s) and any suitable technique(s).
Also, the relative sizes and shapes of the elements in the structure could be modified
according to particular needs. In addition, additional components could be formed
within the semiconductor structure, such as a nucleation layer or more than two epitaxial
regions that are combined to form a single buffer.
[0032] FIGURES 4A through 4C illustrate a second example technique 400 for forming a semiconductor
structure having a multi-layer Group III-nitride buffer according to this disclosure.
As shown in FIGURE 4A, a substrate 402 is fabricated or provided. Any suitable semiconductor
substrate could be used, such as a silicon wafer having a diameter of six inches or
more. Epitaxial regions 404a-404b are formed over the substrate 402. The epitaxial
regions 404a-404b could be formed from any suitable material(s), such as one or more
Group III-nitrides. The epitaxial regions 404a-404b could also have any suitable thickness,
such as 1µm-3µm. The epitaxial regions 404a-404b could further be formed using any
suitable technique(s), such as by using MOCVD, MBE, or other technique to form an
epitaxial layer that is patterned and etched. The epitaxial layer could be formed
using a nucleation layer (not shown) formed over the substrate 402. Etching the epitaxial
layer can help to relieve stress in the epitaxial layer 404.
[0033] As shown in FIGURE 4B, an epitaxial layer 406 is formed over the epitaxial regions
404a-404b and the substrate 402. The epitaxial layer 406 could be formed from any
suitable material(s), such as one or more Group III-nitrides. The epitaxial layer
406 could also have any suitable thickness, such as 1µm-3µm. The epitaxial layer 406
could further be formed using any suitable technique(s), such as MOCVD or MBE.
[0034] The epitaxial layer 406 could be etched to isolate epitaxial regions 406a-406b of
the epitaxial layer 406 as shown in FIGURE 4C. The etching can also help to relieve
stress in the epitaxial layer 406. The epitaxial regions 404a-404b and the epitaxial
regions 406a-406b can form buffers 407a-407b. Transistor devices or other integrated
circuit components can be formed in or over the buffers 407a-407b (assuming device
layers are formed as part of or over the epitaxial regions 406a-406b). The combined
thickness of the epitaxial regions 404a-404b and epitaxial regions 406a-406b can provide
higher breakdown voltages for those devices because the combined thickness exceeds
the maximum thickness possible by only a single growth. Alternatively, if the epitaxial
layer 406 is not grown very thick (such as 1µm to 3 µm), it can be left unetched in
order to reduce processing costs.
[0035] FIGURES 5A through 5C illustrate a third example technique 500 for forming a semiconductor
structure having a multi-layer Group III-nitride buffer according to this disclosure.
As shown in FIGURE 5A, a semiconductor substrate 502 is fabricated or provided. Epitaxial
regions 504a-504d are formed over the substrate 502. The epitaxial regions 504a-504d
could be formed from any suitable material(s) and in any suitable manner. For instance,
the epitaxial regions 504a-504d could be formed by etching a Group III-nitride epitaxial
layer. The etching can form trenches 506 between the epitaxial regions 504a-504d,
which can help to relieve stress on the epitaxial regions 504a-504d. The etching could
occur as shown in FIGURE 5B, which shows the trenches 506 forming a grid pattern 508.
[0036] As shown in FIGURE 5C, an epitaxial layer 510 is formed in the trenches 506 and over
the epitaxial regions 504a-504d and the substrate 502. The epitaxial layer 510 could
be formed from any suitable material(s) and in any suitable manner. While not shown,
the epitaxial layer 510 could be etched to isolate different regions of the epitaxial
layer 510. The etching can also help to relieve stress on the epitaxial layer 510.
Regardless of whether the epitaxial layer 510 is etched, transistor devices or other
integrated circuit components can be formed in or over regions of the epitaxial layer
510 (assuming a device layer is formed as part of or over the epitaxial layer 510).
The combined thickness of the epitaxial regions 502a-502d and the epitaxial layer
510 can provide higher breakdown voltages for those devices because the combined thickness
exceeds the maximum thickness possible by only a single growth.
[0037] Although FIGURES 4A through 5C illustrate two additional examples of techniques for
forming a semiconductor structure having a multi-layer Group III-nitride buffer, various
changes may be made to FIGURES 4A through 5C. For example, each element in the structures
could be fabricated using any suitable material(s) and any suitable technique(s).
Also, the relative sizes and shapes of the elements in the structures could be modified
according to particular needs. In addition, additional components could be formed
within the semiconductor structures, such as nucleation layers or more than two epitaxial
regions that are combined to form a single buffer.
[0038] FIGURE 6 illustrates an example method 600 for forming a semiconductor structure
having a multi-layer Group III-nitride buffer according to this disclosure. For ease
of explanation, the method 600 is described with respect to the technique shown in
FIGURES 2A through 2D.
[0039] As shown in FIGURE 6, a first portion of a buffer is formed over a substrate at step
602, and the first portion of the buffer is processed at step 604. This could include,
for example, forming the epitaxial regions 204a-204b over the substrate 202. As a
particular example, this could include forming an epitaxial layer over the substrate
202, patterning a mask over what is to become epitaxial regions 204a and 204b, and
etching the epitaxial layer in areas not protected by the mask to form the epitaxial
regions 204a-204b. This could also include forming isolating dielectric regions 206a-206c
around the epitaxial regions 204a-204b. Note that a single epitaxial layer or multiple
epitaxial layers could be used to form the first portion of the buffer. The layers
may be identical or different, and each layer could be uniform or graded. Another
technique for forming the first portion of the buffer with isolated regions is disclosed
in
U.S. Patent Application No. 12/577,576, which is hereby incorporated by reference.
[0040] A second portion of the buffer is formed over the first portion of the buffer at
step 606, and the second portion of the buffer is processed at step 608. This could
include, for example, forming the epitaxial regions 208a-208b over the epitaxial regions
204a-204b. As a particular example, this could include forming an epitaxial layer
over the epitaxial regions 204a-204b, patterning a mask over what is to become epitaxial
regions 208a and 208b, and etching the unmasked epitaxial layer to form the epitaxial
regions 208a-208b. As another particular example, this could include selectively forming
the epitaxial regions 208a-208b over the epitaxial regions 204a-204b. This could also
include forming isolating dielectric regions 210a-210c around the epitaxial regions
208a-208b. Note that the epitaxial regions 208a-208b may represent a buffer and a
device layer if any devices are to be formed within the epitaxial regions 208a-208b.
The epitaxial regions 204a-204b and 208a-208b collectively form thicker buffers that
may not suffer from significant cracking or cause significant wafer bowing. Note that
a single epitaxial layer or multiple epitaxial layers could be used to form the second
portion of the buffer. The layers may be identical or different, and each layer could
be uniform or graded.
[0041] One or more Group III-nitride devices are formed over the buffer at step 610. This
could include, for example, forming sources, drains, and other device structures in
the epitaxial regions 208a-208b or in a device layer 108 formed over the epitaxial
regions 208a-208b. Contacts and one or more dielectric layers are formed over the
Group III-nitride device(s) at step 614. This could include, for example, forming
source, drain, and gate contacts over the Group III-nitride device(s). This could
also include forming an ILD layer or other dielectric layer 302 over the Group III-nitride
device(s) and over the source, drain, and gate contacts. Interconnect structures are
formed over the Group III-nitride device(s) at step 616. This could include, for example,
forming conductive interconnects and conductive plugs to couple the source, drain,
and gate contacts to bond pads or other structures.
[0042] Although FIGURE 6 illustrates one example of a method 600 for forming a semiconductor
structure having a multi-layer Group III-nitride buffer, various changes may be made
to FIGURE 6. For example, while shown as a series of steps, various steps in FIGURE
6 could overlap, occur in parallel, occur in a different order, or occur multiple
times.
[0043] It may be advantageous to set forth definitions of certain words and phrases that
have been used within this patent document. The term "couple" and its derivatives
refer to any direct or indirect communication between two or more components, whether
or not those components are in physical contact with one another. The terms "include"
and "comprise," as well as derivatives thereof, mean inclusion without limitation.
The term "or" is inclusive, meaning and/or. The phrases "associated with" and "associated
therewith," as well as derivatives thereof, may mean to include, be included within,
interconnect with, contain, be contained within, connect to or with, couple to or
with, be communicable with, cooperate with, interleave, juxtapose, be proximate to,
be bound to or with, have, have a property of, have a relationship to or with, or
the like.
[0044] While this disclosure has described certain embodiments and generally associated
methods, alterations and permutations of these embodiments and methods will be apparent
to those skilled in the art. Accordingly, the above description of example embodiments
does not define or constrain this invention. Other changes, substitutions, and alterations
are also possible without departing from the spirit and scope of this invention as
defined by the following claims.
1. A method comprising:
forming a first epitaxial layer over a semiconductor substrate;
etching the first epitaxial layer to form multiple separated first epitaxial regions;
forming a second epitaxial layer over the etched first epitaxial layer, each of the
epitaxial layers comprising at least one Group III-nitride, the epitaxial layers collectively
forming a buffer;
forming a device layer over the buffer; and
fabricating a semiconductor device using the device layer.
2. The method of Claim 1, wherein forming the second epitaxial layer comprises selectively
forming second epitaxial regions substantially only on the first epitaxial regions.
3. The method of Claim 1 or 2, wherein forming the second epitaxial layer comprises covering
the first epitaxial regions and the substrate with the second epitaxial layer.
4. The method of Claim 3, further comprising:
etching the second epitaxial layer to form multiple separated second epitaxial regions.
5. The method of one of the preceding Claims, further comprising:
prior to forming the second epitaxial layer, depositing a first dielectric material
over and around the first epitaxial regions and planarizing the first dielectric material
and the first epitaxial regions;
etching the second epitaxial layer to form multiple separated second epitaxial regions;
and
depositing a second dielectric material over and around the second epitaxial regions
and planarizing the second dielectric material and the second epitaxial regions.
6. The method of one of the preceding Claims, wherein forming the device layer comprises
forming the device layer during a same operation used to form the second epitaxial
layer.
7. The method of one of the preceding Claims, further comprising:
isolating the semiconductor device.
8. An apparatus comprising:
a semiconductor substrate;
a first epitaxial layer over the substrate, the first epitaxial layer comprising multiple
separated first epitaxial regions; and
a second epitaxial layer over the first epitaxial layer, each of the epitaxial layers
comprising at least one Group III-nitride, the epitaxial layers collectively forming
a buffer for at least one Group III-nitride semiconductor device.
9. The apparatus of Claim 8, wherein the second epitaxial layer comprises multiple separated
second epitaxial regions, the second epitaxial regions substantially only on the first
epitaxial regions.
10. The apparatus of Claim 8 or 9, wherein the second epitaxial layer comprises multiple
separated second epitaxial regions, the second epitaxial regions covering the first
epitaxial regions and portions of the substrate adjacent to the first epitaxial regions,
the second epitaxial regions not covering other portions of the substrate.
11. The apparatus of one of Claims 8 to 10, wherein the second epitaxial layer comprises
epitaxial material that covers the first epitaxial regions.
12. The apparatus of one of Claims 8 to 11, wherein:
the second epitaxial layer comprises multiple separated second epitaxial regions;
and
the apparatus further comprises multiple dielectric regions electrically separating
the first epitaxial regions from one another and electrically separating the second
epitaxial regions from one another.
13. The apparatus of one of Claims 8 to 12, wherein:
the substrate comprises a silicon wafer having a diameter of at least six inches;
the at least one Group III-nitride comprises one or more of: gallium nitride (GaN),
aluminum gallium nitride (AlGaN), indium aluminum nitride (InAlN), indium aluminum
gallium nitride (InAlGaN), aluminum nitride (AlN), indium nitride (InN), and indium
gallium nitride (InGaN);
the first epitaxial layer has a thickness of 1µm to 3µm; and
the second epitaxial layer has a thickness of 1µm to 3µm.
14. A system comprising:
the apparatus of one of claims 8 to 13;
a device layer over the buffer; and
a semiconductor device in or over the device layer.
15. The system of Claim 14, further comprising:
an isolation region in the device layer and at least a portion of the buffer, the
isolation region configured to isolate the semiconductor device.