BACKGROUND OF THE INVENTION
Field of the Invention
[0001] The present invention relates to a radiation imaging apparatus, a control method
for the radiation imaging apparatus, a storage medium and, more particularly, to a
radiation imaging apparatus which reduces image artifacts upon imaging an object by
intermittently irradiating the object with radiation in the form of pulses, a control
method for the radiation imaging apparatus, and a storage medium.
Description of the Related Art.
[0002] Recently, in the field of radiation imaging apparatuses, especially digital X-ray
imaging apparatuses, a large-area flat panel type radiation imaging apparatus based
on a 1X optical system using photoelectric conversion elements has been widely used,
instead of an image intensifier, for the purpose of increasing resolution, decreasing
volume, and suppressing image distortion.
[0003] A large-area flat panel sensor formed by two-dimensionally joining photoelectric
conversion elements generated on a silicon semiconductor wafer by a CMOS semiconductor
manufacturing process is available as a flat panel sensor based on a 1X optical system
which is used for a radiation imaging apparatus.
[0004] Japanese Patent Laid-Open No.
2002-026302 discloses a method for manufacturing a large-area flat panel sensor by tiling a plurality
of rectangular semiconductor substrates which are rectangular imaging elements obtained
by cutting photoelectric conversion elements in the form of strips from a silicon
semiconductor wafer, in order to implement a large-area flat panel sensor equal to
or larger than the silicon semiconductor wafer size.
[0005] In addition, Japanese Patent Laid-Open No.
2002-344809 discloses the circuit arrangement for each rectangular semiconductor substrate obtained
by cutting out photoelectric conversion elements in the form of strips. On each of
the rectangular semiconductor substrates cut out in the form of strips, vertical and
horizontal shift registers as readout control circuits are arranged together with
two-dimensionally arrayed photoelectric conversion elements. External terminals (electrode
pads) are provided near the horizontal shift register. Control signals and clock signals
input from the external terminals control the vertical and horizontal shift registers
on each rectangular semiconductor substrate to cause the respective shift registers
to sequentially output the respective pixel arrays in synchronism with the clock signals.
[0006] For example, as shown in Fig. 5A, no significant problem occurs when the sum of a
scanning time ST required to output electrical signals from all the photoelectric
conversion elements and a radiation signal accumulation time XT (exposure time XT)
is smaller than an imaging interval FT of a synchronization signal, that is, the frame
rate is relatively low.
[0007] Fig. 5B shows an example of an imaging mode in which the sum of the scanning time
ST required to output electrical signals from all the photoelectric conversion elements
and the radiation signal accumulation time XT (exposure time XT) is larger than the
imaging interval FT of a synchronization signal. That is, this is an imaging mode
in which the frame rate is relatively high, in which the shift registers on each rectangular
semiconductor substrate are scanned to perform resetting operation for starting accumulation
of radiation signals at the time point indicated by t9 in Fig. 5B during an output
period of an analog signal. If, however, resetting operation is performed during an
analog signal scan, currents simultaneously flow in all the pixels on the rectangular
semiconductor substrate to cause fluctuations in the power supply voltage of the rectangular
semiconductor substrate. That is, an analog signal output during resetting operation
is disturbed to produce artifacts in a moving image.
[0008] The present invention provides a technique of obtaining a high-quality image by reducing
artifacts even in the high-speed imaging mode in consideration of the above problem.
SUMMARY OF THE INVENTION
[0009] According to first aspect of the present invention, there is provided a radiation
imaging apparatus as described in claim 1.
[0010] According to second aspect of the present invention, there is provided a control
method for a radiation imaging apparatus as described in claim 7.
[0011] Further features of the present invention will be apparent from the following description
of exemplary embodiments with reference to the attached drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
[0012] Fig. 1 is a schematic block diagram showing an overall radiation moving image capturing
system;
[0013] Fig. 2 is a view schematically showing the internal structure of a rectangular semiconductor
substrate;
[0014] Fig. 3 is a timing chart showing an example of image readout operation;
[0015] Fig. 4 is a circuit diagram showing an equivalent circuit corresponding to one pixel
on a rectangular semiconductor substrate;
[0016] Figs. 5A and 5B are timing charts of rectangular semiconductor substrate control
signals;
[0017] Fig. 6 is a timing chart of rectangular semiconductor substrate control signals;
and
[0018] Fig. 7 is a flowchart at the time of rectangular semiconductor substrate control.
DESCRIPTION OF THE EMBODIMENTS
[0019] An exemplary embodiment(s) of the present invention will now be described in detail
with reference to the drawings. It should be noted that the relative arrangement of
the components, the numerical expressions and numerical values set forth in these
embodiments do not limit the scope of the present invention unless it is specifically
stated otherwise.
(First Embodiment)
[0020] A schematic block diagram showing an overall radiation moving image capturing system
based on a large-area flat panel system will be described with reference to Fig. 1.
The radiation moving image capturing system includes a radiation imaging apparatus
100, an image processing/system control apparatus 101, an image display apparatus
102, an X-ray generator 103, and an X-ray tube 104. At the time of imaging operation,
the image processing/system control apparatus 101 synchronously controls the radiation
imaging apparatus 100 and the X-ray generator 103. A scintillator (not shown) converts
radiation transmit through an object into visible light, which is subjected to photoelectric
conversion in accordance with the amount of light. The resultant data is then A/D-converted.
After A/D conversion, the radiation imaging apparatus 100 transfers the frame image
data corresponding to the X-ray application to the image processing/system control
apparatus 101. After image processing, the image display apparatus 102 displays the
radiation image in real time.
[0021] The radiation imaging apparatus 100 includes a flat panel sensor 106. The flat panel
sensor 106 includes rectangular semiconductor substrates 107 two-dimensionally cut
out from a silicon semiconductor wafer in the form of strips. The rectangular semiconductor
substrates 107 are tiled on a flat base (not shown) in a matrix of 14 columns x 2
rows. External terminals (electrode pads) (not shown) provided on the rectangular
semiconductor substrates 107 arrayed in a matrix are arrayed in a line on each of
the upper side portion and lower side portion of the flat panel sensor 106. The electrode
pads provided on the rectangular semiconductor substrates 107 are connected to external
circuits through flying lead type printed circuit boards (not shown). Analog multiplexers
131 to 138 select pixel outputs from the connected rectangular semiconductor substrates
107 in accordance with control signals from an imaging unit control circuit 108, and
output the selected outputs to differential amplifiers 141 to 148 respectively connected
to the analog multiplexers 131 to 138. A/D converters 151 to 158 convert analog signals
from the differential amplifiers 141 to 148 into digital signals in accordance with
synchronization clocks output from the imaging unit control circuit 108, and output
the signals to the imaging unit control circuit 108. The imaging unit control circuit
108 combines digital image data having undergone A/D conversion in blocks by the A/D
converters 151 to 158 into frame data, and transfers it to the image processing/system
control apparatus 101 via a connecting portion 109.
[0022] Each of the rectangular semiconductor substrates 107 cut out in the form of strips
is a substrate having, for example, a width of about 20 mm and a length of about 140
mm. The flat panel sensor 106 formed by tiling the substrates in a matrix of 14 columns
x 2 rows has, for example, a length of about 280 mm and a width of about 280 mm, that
is, a square shape having a size of about 11 inch square.
[0023] The internal structure of the rectangular semiconductor substrate 107 will be described
next with reference to Fig. 2. A timing chart showing an example of image readout
processing from the flat panel sensor 106 on which the rectangular semiconductor substrates
107 are tiled will be described with reference to Fig. 3.
[0024] Referring to Fig. 2, the rectangular semiconductor substrate 107 includes pixel circuits
201, a vertical shift register 202, and a horizontal shift register 203. A row control
signal 204 is a signal in the row direction. A column control signal 205 is a signal
in the column direction.
[0025] The pixel circuits 201 are pixel circuits including photoelectric conversion elements
two-dimensionally arrayed on the rectangular semiconductor substrate 107. The vertical
shift register 202 and the horizontal shift register 203 function as readout control
circuits, which receive a horizontal shift register start signal HST, a vertical shift
register start signal VST, a horizontal shift clock signal CLKH, and a vertical shift
clock signal CLKV via the external terminals.
[0026] Referring to the timing chart of Fig. 3, when the vertical shift clock signal CLKV
rises while the vertical shift register start signal VST is at "H", the internal circuit
of the vertical shift register 202 is reset. An "H" signal is then output to an output
V0 of the vertical shift register 202 to enable pixel outputs corresponding to one
line controlled by the row control signal 204. When the horizontal shift clock signal
CLKH rises while the horizontal shift register start signal HST is at "H", the internal
circuit of the horizontal shift register 203 is reset. An "H" signal is then output
to an output H0 of the horizontal shift register 203 to output one of the pixel outputs
enabled by the row control signal 204 which is output from the pixel circuit 201 selected
by the output H0 to the analog output terminal. Horizontal shift clock signal CLKH
pulses are sequentially input to the horizontal shift register 203 to sequentially
shift the "H" output to H0, H1,..., H126, and H127, thus completing readout operation
corresponding to one line. The vertical shift clock signal CLKV is then input to the
vertical shift register 202 to switch the "H" output to V1. Thereafter, pixel outputs
corresponding to one line controlled by the row control signal 204 are enabled to
perform pixel readout operation. Sequentially repeating this operation will read out
pixel outputs from the entire rectangular semiconductor substrate 107.
[0027] Since pixel values from the rectangular semiconductor substrate 107 are sequentially
output to the external analog output terminal in synchronism with the horizontal shift
clock signal CLKH, the A/D converter performs A/D conversion in response to an A/D
conversion clock CLKAD synchronized with the horizontal shift clock signal CLKH.
[0028] Fig. 4 is a circuit diagram corresponding to one pixel on each tiled rectangular
semiconductor substrate. Referring to Fig. 4, applying a reset voltage VRES to a switching
MOS transistor 301 will reset a photodiode unit 302 and a floating diffusion capacitor
310. A switching MOS transistor 303 activates a MOS transistor 314 functioning as
a floating diffusion amplifier. A switching MOS transistor 313 activates a MOS transistor
315 functioning as a source follower amplifier. A switching MOS transistor 304 is
combined with a clamp capacitor 305 (capacitor 305) to form a clamp circuit, which
can remove kTC noise (reset noise) generated by the photodiode unit 302. A switching
MOS transistor 306 samples and holds a signal voltage corresponding to an amount of
light. A switching MOS transistor 307 samples and holds the clamp voltage VCL. When
the switching MOS transistor 306 is turned on, a capacitor 308 accumulates electric
charge. The capacitor 308 accumulates electric charge corresponding to the voltage
of the photodiode unit 302 to which noise and dark current components are added. When
the switching MOS transistor 307 is turned on, a capacitor 309 accumulates electric
charge. The capacitor 309 accumulates electric charge corresponding to the clamp voltage
VCL, that is, noise and dark current components. Subtracting the electric charge accumulated
in the capacitor 309 from the electric charge accumulated in the capacitor 308 can
obtain a voltage corresponding to the amount of light from the photodiode unit 302.
The differential amplifiers 141 to 148 perform this subtraction.
[0029] The pixel value data obtained from the rectangular semiconductor substrate 107 contains
the noise component generated by the photodiode unit 302 which cannot be removed by
subtracting the electric charge accumulated in the capacitor 309 from the electric
charge accumulated in the capacitor 308. For this reason, as is well known, such pixel
value data is corrected by using pixel value data captured without application of
radiation as fixed pattern noise (FPN), that is, an FPN image.
[0030] Sampling operation to be performed when a moving image is to be captured by intermittently
irradiating an object with radiation in the form of pulses will be described with
reference to Figs. 4 and 5A.
[0031] Referring to Fig. 5A, at time t1, a synchronization signal SYNC is input from the
image processing/system control apparatus 101. When the synchronization signal SYNC
is input, to start accumulation of radiation, the image processing/system control
apparatus 101 sets the EN signal to High at time t2 to turn on the switching MOS transistor
303 and the switching MOS transistor 313. The image processing/system control apparatus
101 then activates the pixel circuit on the sensor chip and sets the PRES signal at
High to turn on the switching MOS transistor 301. The image processing/system control
apparatus 101 applies the reset voltage VRES to the floating diffusion capacitor 310
to reset the sensor. The interval at which the synchronization signal SYNC is input
corresponds to the imaging interval FT for a moving image.
[0032] At time t3, the image processing/system control apparatus 101 cancels the reset by
turning off the switching MOS transistor 301 (PRES signal), and then sets the PCL
signal at High to turn on the switching MOS transistor 304, thereby applying the clamp
voltage VCL to the clamp capacitor 305.
[0033] At time t4, the image processing/system control apparatus 101 turns off the switching
MOS transistor 303 (EN signal) and the switching MOS transistor 304 (PCL signal) to
finish pixel resetting operation and start accumulation in the photodiode unit 302,
thus enabling the exposure of radiation.
[0034] The object is irradiated with radiation in the form of pulses for a predetermined
period of time. Therefore, in order to minimize the influence of noise components
generated by the photodiode unit 302, the image processing/system control apparatus
101 finishes accumulation when a time corresponding to the application time of radiation
has elapsed.
[0035] At time t5, the image processing/system control apparatus 101 sets the EN signal
at High again to turn on the switching MOS transistor 303 and the switching MOS transistor
313 and activate the pixel circuit on the sensor chip. The image processing/system
control apparatus 101 then sets the TS signal at High to turn on the switching MOS
transistor 306 and cause the capacitor 308 to sample and hold the voltage of the photodiode
unit 302.
[0036] At time t6, the image processing/system control apparatus 101 turns off the switching
MOS transistor 306 (TS signal) to finish sampling and holding and disable the exposure
of radiation. Subsequently, the image processing/system control apparatus 101 sets
the PRES signal at High to turn on the switching MOS transistor 301 and apply the
reset voltage VRES to the floating diffusion capacitor 310, thereby resetting the
sensor.
[0037] At time t7, the image processing/system control apparatus 101 turns off the switching
MOS transistor 301 (PRES signal), and then sets the PCL signal at High to turn on
the switching MOS transistor 304 and apply the clamp voltage VCL to the capacitor
305. Subsequently, the image processing/system control apparatus 101 sets the TN signal
at High to turn on the switching MOS transistor 307 and cause the capacitor 309 to
sample and hold the clamp voltage VCL.
[0038] At time t8, the image processing/system control apparatus 101 finishes sampling and
holding by turning off the switching MOS transistor 307 (TN signal), switching MOS
transistor 304 (PCL signal), switching MOS transistor 303, and switching MOS transistor
313 (EN signal). The image processing/system control apparatus 101 sequentially outputs
the voltages sampled and held by the capacitor 308 and the capacitor 309 to the outside
by scanning the vertical and horizontal shift registers.
[0039] Although it is possible to change these driving timings according to predetermined
settings, the set driving operation is repeated during imaging operation to simplify
control. That is, the image processing/system control apparatus 101 detects the synchronization
signal SYNC again at time t9. Upon detecting the synchronization signal SYNC, the
image processing/system control apparatus 101 sets the EN signal at High at time t10
to turn on the switching MOS transistor 303 and the switching MOS transistor 313 and
activate the pixel circuit on the sensor chip. The image processing/system control
apparatus 101 repeats the above operation. The image processing/system control apparatus
101 simultaneously performs the above sampling operation for all pixels. This implements
collective electronic shutter operation and equalizes the accumulation times of the
respective pixels, thereby preventing pixel value discontinuity caused by the tiling
of the rectangular semiconductor substrates. The sampled and held voltages are read
out as analog signals by scanning the shift registers in the horizontal and vertical
directions for each rectangular semiconductor substrate. Converting this analog signal
into a digital signal by the A/D converter will generate a digital image signal. Performing
scanning while performing exposure of radiation can cope with a high frame rate at
the time of moving image capturing because it is possible to perform accumulation
of radiation and scanning at the same timing.
[0040] Sampling operation to be performed when a moving image is captured by intermittently
irradiating an object with radiation in the form of pulses will be described with
reference to Figs. 5A, 5B, 6, and 7.
[0041] First of all, in step S401 in Fig. 7, the radiation imaging apparatus 100 starts
operation in the imaging mode set by the image processing/system control apparatus
101. The imaging mode is, for example, imaging at a high or low frame rate.
[0042] In step S402, the radiation imaging apparatus 100 determines whether a synchronization
signal corresponding to the first image input from the image processing/system control
apparatus 101 is detected. If the radiation imaging apparatus 100 determines that
a synchronization signal is detected (YES in step S402), the process advances to step
S403. If the radiation imaging apparatus 100 determines that no synchronization is
detected (No in step S402), the process waits until a synchronization signal is detected.
[0043] In step S403, the image processing/system control apparatus 101 resets all the pixels
and start accumulation of radiation. At time t1 in Fig. 6, when the first synchronization
signal SYNC is input from the image processing/system control apparatus 101, in order
to start accumulation of radiation, the image processing/system control apparatus
101 sets the EN signal at High at time t2 to turn on the switching MOS transistor
303 and the switching MOS transistor 313 to activate the pixel circuit on the sensor
chip. At the same time, the image processing/system control apparatus 101 sets the
PRES signal at High to turn on the switching MOS transistor 301 and apply the reset
voltage VRES to the photodiode unit 302 and the floating diffusion capacitor 310,
thereby resetting the sensor. Subsequently, the image processing/system control apparatus
101 turns off the switching MOS transistor 301 (PRES signal) at time t3 to cancel
the reset. Thereafter, the image processing/system control apparatus 101 sets the
PCL signal at High to turn on the switching MOS transistor 304 and apply the clamp
voltage VCL to the clamp capacitor 305 (capacitor 305). At time t4, the image processing/system
control apparatus 101 finishes resetting operation by turning off the switching MOS
transistor 304 (PCL signal) and the switching MOS transistor 301 (PRES signal). This
starts accumulation in the photodiode unit 302 and enables exposure of radiation.
[0044] In step S404, after a predetermined accumulation time X elapses, the image processing/system
control apparatus 101 performs sampling and holding. The object is irradiated with
radiation in the form of pulses for a predetermined period of time. When the accumulation
time X corresponding to the application time has elapsed, in order to finish accumulation,
the image processing/system control apparatus 101 sets the EN signal at High at time
t5 to turn on the switching MOS transistor 303 and the switching MOS transistor 313
and activate the pixel circuit on the sensor chip. At the same time, the image processing/system
control apparatus 101 sets the TS signal at High to turn on the switching MOS transistor
306 and cause the capacitor 308 to sample and hold the voltage of the photodiode unit
302. When the image processing/system control apparatus 101 turns off the switching
MOS transistor 306 (TS signal) at time t6, the sampling and holding operation ends,
thus disabling the exposure of radiation. Subsequently, the image processing/system
control apparatus 101 sets the PRES signal at High to turn on the switching MOS transistor
301 and apply the reset voltage VRES to the floating diffusion capacitor 310, thereby
resetting the sensor. At time t7, the image processing/system control apparatus 101
turns off the switching MOS transistor 301 (PRES signal), and then sets the PCL signal
at High to turn on the switching MOS transistor 304 and apply the clamp voltage VCL
to the capacitor 305. The image processing/system control apparatus 101 then sets
the TN signal at High to turn on the switching MOS transistor 307 and cause the capacitor
309 to sample and hold the clamp voltage VCL.
[0045] At time t8, the image processing/system control apparatus 101 turns off the switching
MOS transistor 307 (TN signal), and turns off the switching MOS transistor 304 (PCL
signal), the switching MOS transistor 303, and the switching MOS transistor 313 (EN
signal), thereby finishing sampling and holding operation.
[0046] In step S405, the image processing/system control apparatus 101 decides the minimum
imaging interval FT of a synchronization signal from the set imaging mode. The image
processing/system control apparatus 101 determines whether the total time of the scanning
time ST (to be also referred to as the output time ST) required to output electrical
signals from all the photoelectric conversion elements and the radiation signal accumulation
time XT (to be also referred to as the exposure time XT) is larger than the imaging
interval FT of the synchronization signal. If the image processing/system control
apparatus 101 determines that the total time is longer than the imaging interval FT
of the synchronization signal (YES in step S405), the process advances to step S406.
If the image processing/system control apparatus 101 determines that the total time
is shorter than the imaging interval FT of the synchronization signal (NO in step
S405), the process advances to step S412. Since the timing of the driving signal in
step S412 is the same as that in Fig. 5A, a description of it will be omitted.
[0047] Note that in the above sampling operation, since currents simultaneously flow in
all the pixel circuits on the rectangular semiconductor substrate, the power supply
voltage of the rectangular semiconductor substrate fluctuates.
[0048] In this embodiment, therefore, in step S406, the image processing/system control
apparatus 101 waits for a predetermined period of time until fluctuations in power
supply voltage converge. At time t9 in Fig. 6, the image processing/system control
apparatus 101 scans each pixel circuit in which radiation is accumulated by radiation
exposure A to start a scan A1 to output the resultant value as an analog signal. When
analog signals corresponding to a predetermined number of pixel circuits are output,
the image processing/system control apparatus 101 temporarily stops scanning the shift
registers at time t10. More specifically, the image processing/system control apparatus
101 stops inputting the horizontal shift register start signal HST, vertical shift
register start signal VST, horizontal shift clock signal CLKH, and vertical shift
clock signal CLKV to the vertical shift register 202 and the horizontal shift register
203 in Fig. 2 to temporarily stop outputting analog signals.
[0049] In step S407, the image processing/system control apparatus 101 determines at time
t11 in Fig. 6 whether the synchronization signal SYNC for the second image is detected.
If the image processing/system control apparatus 101 determines that the synchronization
signal SYNC is detected (YES in step S407), the process advances to step S408. If
the image processing/system control apparatus 101 determines that the synchronization
signal SYNC is not detected (NO in step S407), the process waits until the signal
is detected.
[0050] In step S408, in order to start accumulation of radiation, the image processing/system
control apparatus 101 sets the EN signal at High at time t12 to turn on the switching
MOS transistor 303 and the switching MOS transistor 313 and activate the pixel circuit
on the sensor chip. At the same time, the image processing/system control apparatus
101 sets the PRES signal at High to turn on the switching MOS transistor 301 and apply
the reset voltage VRES to the photodiode unit 302 and the floating diffusion capacitor
310, thereby resetting the sensor.
[0051] At this time, since currents flow in all the pixel circuits, the power supply voltage
of the semiconductor circuit substrate fluctuates. However, since scanning is temporarily
stopped, output analog signals are not disturbed. Depending on the arrangement of
a pixel circuit, however, fluctuations in power supply voltage may give offsets to
sampled and held analog signals. The offsets generated by the fluctuations in power
supply voltage are constant. It is therefore possible to acquire an FPN image (fixed
pattern noise image) for offset correction of a noise portion upon the same driving
operation as that described above before the radiation exposure and cancel an offset
based on the difference between a radiation image and the pixel value data of the
FPN image for offset correction.
[0052] Subsequently, at time t13, the image processing/system control apparatus 101 cancels
the reset by turning off the switching MOS transistor 301 (PRES signal). The image
processing/system control apparatus 101 then sets the PCL signal at High to turn on
the switching MOS transistor 304 and apply the clamp voltage VCL to the capacitor
305. At time t14, the image processing/system control apparatus 101 finishes the resetting
operation of the pixel by turning off the switching MOS transistor 304 (PCL signal),
the switching MOS transistor 303, and the switching MOS transistor 313 (EN signal).
This causes the photodiode unit 302 to start accumulation and enables radiation exposure
B.
[0053] The power supply voltage of the semiconductor circuit board fluctuates due to resetting
operation from time t12 to time t14. After a predetermined period of time lapses until
the fluctuations in power supply voltage converge, the image processing/system control
apparatus 101 resumes a scan A2 at time t15 to cause the semiconductor circuit board
to output an analog signal which has not been output. At time t16, the image processing/system
control apparatus 101 stops scanning when all the semiconductor circuit boards output
analog signals. At this time, the image processing/system control apparatus 101 decides
a scanning time ST1 such that a scanning time ST2 for the scan A2 becomes equal to
or less than the exposure time XT. The number of pixels to be scanned in the scan
A1 may be the number of pixels corresponding to the scanning time ST1.
[0054] For example, as shown in Fig. 1, the number of pixels on the rectangular semiconductor
substrate 107 is 128 x 896 = 114688, and the horizontal shift clock signal CLKH has
a frequency of 20 MHz. The scanning time ST corresponds to the time required to scan
the four rectangular semiconductor substrates 107, and hence

If the frame rate is 15 FPS, the imaging interval FT is given by

If the accumulation time XT (exposure time XT) of a radiation signal is 16 ms, then

In this case, therefore, the process shifts from step S405 to step S412 in Fig. 7,
and shift register scanning is controlled in the manner shown in Fig. 5A without temporary
stop.
[0055] However, if the frame rate is further increased to 30 FPS, the imaging interval FT
is given by

If, therefore, the accumulation time XT of a radiation signal is 16 ms, then

The process shifts from step S405 to step S406 in Fig. 7. The image processing/system
control apparatus 101 temporarily stops scanning the shift registers, and performs
control operation as in the manner shown in Fig. 6. At this time, if scanning time
ST2 = 14 ms < XT = 16 ms in consideration of the reset time, for example, the scanning
time ST1 may be set to 9 ms. When scanning the number of pixels corresponding to 9
ms, the image processing/system control apparatus 101 temporarily stops scanning.
[0056] As described above, when a predetermined number of pixels are scanned, scanning is
temporarily stopped until the detection of a synchronization signal. With this operation,
even if jitter occurs in a synchronization signal, the number of pixels-to be scanned
remains the same before and after resetting operation. For this reason, it is also
possible to reduce artifacts by acquiring an FPN image for offset correction and calculating
the difference between it and a radiation image. This makes it possible to output
a high-quality radiation image.
(Second Embodiment)
[0057] In the first embodiment, when the number of pixels scanned has reached a predetermined
number, the image processing/system control apparatus 101 temporarily disables the
horizontal shift register start signal HST, vertical shift register start signal VST,
horizontal shift clock signal CLKH, and vertical shift clock signal CLKV input to
the vertical shift register 202 and the horizontal shift register 203, and detects
a synchronization signal. However, the present invention is not limited to this method.
The apparatus may be configured to temporarily disable a horizontal shift register
start signal HST, vertical shift register start signal VST, horizontal shift clock
signal CLKH, and vertical shift clock signal CLKV upon scanning a predetermined number
of rows and detect a synchronization signal.
[0058] This makes it possible to control the temporary stop and resumption of shift register
scanning by only counting the vertical shift clock signal CLKV. This can facilitate
control of the shift registers. In addition, since the apparatus temporarily stops
and resumes shift register scanning for each line, artifacts are made less noticeable.
[0059] In addition, it is possible to control shift register scanning for each control signal
from analog multiplexers 131 to 138 which are used to select an analog output from
a plurality of rectangular semiconductor substrates 107. This can improve the setting
accuracy of scanning times ST1 and ST2.
[0060] According to the present invention, it is an object to obtain a high-quality image
by reducing artifacts in the high-speed imaging mode.
(Other Embodiments)
[0061] Aspects of the present invention can also be realized by a computer of a system or
apparatus (or devices such as a CPU or MPU) that reads out and executes a program
recorded on a memory device to perform the functions of the above-described embodiment(s),
and by a method, the steps of which are performed by a computer of a system or apparatus
by, for example, reading out and executing a program recorded on a memory device to
perform the functions of the above-described embodiment(s). For this purpose, the
program is provided to the computer for example via a network or from a recording
medium of various types serving as the memory device (for example, computer-readable
storage medium).
[0062] While the present invention has been described with reference to exemplary embodiments,
it is to be understood that the invention is not limited to the disclosed exemplary
embodiments. The scope of the following claims is to be accorded the broadest interpretation
so as to encompass all such modifications and equivalent structures and functions.
1. A radiation imaging apparatus comprising:
output means (202,203) for outputting an analog signal for each pixel circuit by sampling
and holding an electrical signal converted from radiation; and
selection means (131-138, 108) for sequentially selecting positions of pixel circuits
which output the analog signals,
wherein after said output means outputs the electrical signals corresponding to a
predetermined number of pixel circuits as analog signals, said selection means stops
the selection and said output means stops the output in accordance with the stop of
the selection.
2. The apparatus according to claim 1, further comprising:
detection means (101) for detecting a synchronization signal, and
control means (101) for controlling said output means to sample and hold the electrical
signal after exposure of the radiation is started at an imaging interval corresponding
to the synchronization signal and an exposure time elapses.
3. The apparatus according to claim 2, further comprising determination means (101) for
determining whether a total time of the exposure time and an output time required
to output the analog signals corresponding to all the pixel circuits is longer than
the imaging interval,
wherein when said determination means determines that the total time is longer than
the imaging interval, said selection means stops the selection and said output means
stops the output in accordance with the stop of the selection, after said output means
outputs the electrical signals corresponding to a predetermined number of pixel circuits
as analog signals.
4. The apparatus according to claim 3, wherein the sampling and holding are reset when
said detection means detects the synchronization signal again, and said selection
means resumes the selection and said output means resumes the output at a position
of a remaining pixel circuit after a predetermined period of time elapses since start
of exposure of the radiation at an imaging interval corresponding to the synchronization
signal, before the exposure time elapses.
5. The apparatus according to claim 4, further comprising correction means (101) for
correcting a noise offset based on a difference between a radiation image based on
the analog signal output from said output means and pixel value data of fixed pattern
noise acquired by said output means in advance based on the analog signal output in
advance before the exposure of the radiation.
6. The apparatus according to claim 5, wherein said selection means selects a position
of the pixel circuit, for each array of pixel circuits, which outputs the analog signal.
7. A control method for a radiation imaging apparatus, comprising:
an output step of outputting an analog signal for each pixel circuit by sampling and
holding an electrical signal converted from radiation; and
a selection step of sequentially selecting positions of pixel circuits which output
the analog signals,
wherein after the electrical signals corresponding to a predetermined number of pixel
circuits are output as analog signals in the output step, the selection is stopped
in the selection step and the output is stopped in accordance with the stop of the
selection in the output step.
8. A computer-readable non-transitory storage medium storing a computer program for causing
a computer to execute each step in a control method for a radiation imaging apparatus
defined in claim 7.