TECHNICAL FIELD
[0001] The present invention relates to an audio processing device that performs audio signal
processing to a digital audio signal.
BACKGROUND ART
[0002] In recent years, there is an audio processing device that is configured to activate
so as to achieve energy saving when external equipment is connected. As the audio
processing device, there is an AV receiver that performs audio signal processing such
as sound field processing, D/A conversion, amplification and so on to a digital audio
signal (for example, see patent literature 1). Fig. 11 is a block diagram illustrating
configuration of a conventional AV receiver. For example, an AV receiver 101 is connected
to a CD player that is external equipment by an optical digital cable. The CD player
reads digital data from a CD and outputs an SPDIF signal to the AV receiver 101.
[0003] The AV receiver 101 includes a receiving circuit 103, a detection circuit 104, and
a microcomputer 102. The AV receiver 101 includes a DSP (Digital Signal Processor)
and so on, but description is omitted. The receiving circuit 103 receives the SPDIF
signal that is output from the CD player. The detection circuit 104 detects that a
digital audio signal terminal is connected and supplies a detection signal. The microcomputer
102 activates the AV receiver 101 when the detection circuit 104 supplies the detection
signal.
PRIOR ART DOCUMENT
PATENT LITERATURE
SUMMARY OF THE INVENTION
PROBLEM TO BE RESOLVED BY THE INVENTION
[0005] However, it cannot be judged whether the SPDIF signal is an audio signal indicating
sound or not because the SPDIF signal is a bi-phase signal. For this reason, there
is a problem that although the SPDIF signal is silence, the AV receiver activates,
and wasteful electric power is consumed.
[0006] An objective of the present invention is to be able to activate an audio processing
device when an input digital audio signal is an audio signal indicating sound.
MEANS FOR SOLVING THE PROBLEM
[0007] An audio processing device of a first invention comprising: a first detection circuit
that detects that a digital audio signal terminal is connected and supplies a first
detection signal; a conversion circuit that converts a first digital audio signal
that complies with a standard for transferring between two pieces of equipment into
a second digital audio signal that complies with a standard for serially transferring
when the first detection circuit supplies the first detection signal; a second detection
circuit that detects that the second digital audio signal into which the conversion
circuit converts is an audio signal indicating sound and supplies a second detection
signal; and a microcomputer that activates the audio processing device when the second
detection circuit supplies the second detection signal.
[0008] For example, when a first digital audio signal that complies a with standard for
transferring between two pieces of equipment is an SPDIF signal, whether the SPDIF
signal is an audio signal indicating sound or not cannot be judged because the SPDIF
signal is a bi-phase signal. In the present invention, a conversion circuit converts
the first digital audio signal into a second digital audio signal that complies with
a standard for serially transferring, for example, an I2S signal. In the I2S signal,
an audio signal indicating silence is low level. For this reason, a second detection
circuit can detect that the second digital audio signal is an audio signal indicating
sound by detecting a signal including high level and supply a second detection signal.
And, a microcomputer activates an audio processing device when the second detection
circuit supplies the second detection signal.
[0009] Thus, according to the present invention, the audio processing device can be activated
when the first digital signal is an audio signal indicating sound.
[0010] The audio processing device of a second invention, in the audio processing device
of the first invention, further comprising: a power supply for the conversion circuit;
wherein the first detection signal is supplied to an enable terminal of the power
supply for the conversion circuit, and the power supply for the conversion circuit
is connected to a power supply terminal of the conversion circuit and supplies power
supply voltage to the conversion circuit when the first detection signal is supplied
to the enable terminal.
[0011] In the present invention, a power supply for the conversion circuit is connected
to a power supply terminal of the conversion circuit and supplies power supply voltage
to the conversion circuit when a first detection signal is supplied to an enable terminal.
Therefore, the power supply voltage can be supplied to the conversion circuit when
a digital audio signal terminal is connected.
[0012] The audio processing device of a third invention, in the audio processing device
of the first or the second invention, wherein the first detection signal is supplied
to a reset terminal of the conversion circuit.
[0013] In the present invention, the first detection signal is supplied to a reset terminal
of the conversion circuit. Therefore, for example, in the conversion circuit, reset
is released because a high level signal as the detection signal is supplied to the
reset terminal of the conversion circuit.
[0014] An audio processing device of a forth invention comprising: a first detection circuit
that detects that a digital audio signal terminal is connected and supplies a first
detection signal; a microcomputer that activates a conversion circuit when the first
detection circuit supplies the first detection signal; the conversion circuit that
converts a first digital audio signal that complies with a standard for transferring
between two pieces of equipment into a second digital audio signal that complies with
a standard for serially transferring; and a second detection circuit that detects
that the second digital audio signal into which the conversion circuit converts is
an audio signal indicating sound and supplies a second detection signal; wherein the
microcomputer activates the audio processing device when the second detection circuit
supplies the second detection signal.
[0015] For example, when a first digital audio signal that complies with a standard for
transferring between two pieces of equipment is an SPDIF signal, whether the SPDIF
signal is an audio signal indicating sound or not cannot be judged because the SPDIF
signal is a bi-phase signal. In the present invention, a conversion circuit converts
the first digital audio signal into a second digital audio signal that complies with
a standard for serially transferring, for example, an I2S signal. In the I2S signal,
an audio signal indicating silence is low level. For this reason, a second detection
circuit can detect that the second digital audio signal is an audio signal indicating
sound by detecting a signal including high level and supply a second detection signal.
And, a microcomputer activates an audio processing device when the second detection
circuit supplies the second detection signal.
[0016] Thus, according to the present invention, the audio processing device can be activated
when the first digital audio signal is an audio signal indicating sound.
[0017] The audio processing device of a fifth invention, in the audio processing device
of the fourth invention, wherein the conversion circuit has multiple input terminals
to which the first digital audio signal is input, the first digital audio signal is
input to one of the multiple input terminals, and the microcomputer is connected to
a control terminal of the conversion circuit.
[0018] In the present invention, the microcomputer can set input of the conversion circuit
to an optional input terminal by supplying a control signal to a control terminal
after releasing reset of the conversion circuit.
[0019] The audio processing device of a sixth invention, in the audio processing device
of the forth or the fifth invention, further comprising: a power supply for the conversion
circuit; wherein the microcomputer is connected to an enable terminal of the power
supply for the conversion circuit and supplies an enable signal to the enable terminal
when the first detection circuit supplies the first detection signal, and the power
supply for the conversion circuit is connected to a power supply terminal of the conversion
circuit and supplies power supply voltage to the conversion circuit when the enable
signal is supplied to the enable terminal.
[0020] In the present invention, a power supply for the conversion circuit is connected
to a power supply terminal of the conversion circuit and supplies power supply voltage
to the conversion circuit when an enable signal is supplied to an enable terminal.
Therefore, the power supply voltage can be supplied to the conversion circuit when
a digital audio signal terminal is connected.
[0021] The audio processing device of a seventh invention, in the audio processing device
of any one of the fourth - the sixth invention, wherein the microcomputer is connected
to a reset terminal of the conversion circuit and supplies a reset signal to the reset
terminal when the first detection circuit supplies the first detection signal.
[0022] In the present invention, the microcomputer is connected to a reset terminal of the
conversion circuit and supplies a reset signal to the reset terminal when the first
detection circuit supplies the first detection signal. Therefore, for example, in
the conversion circuit, reset is released because a high level signal as the reset
signal is supplied to the reset terminal.
[0023] The audio processing device of an eighth invention, in the audio processing device
of any one of the first - the seventh invention, wherein the detection circuit has
an npn type first bipolar transistor in which a collector is connected to a power
supply via a resistor, and in which an emitter is connected to ground potential, the
second digital audio signal is input to a base of the first transistor, and output
of the second detection circuit is between the resistor and the collector of the first
bipolar transistor.
[0024] In the present invention, the second digital signal is input to a base of an npn
type first bipolar transistor composing the second detection circuit. Further, a collector
of the first bipolar transistor is connected to a power supply via a resistor. Further,
an emitter of the first bipolar transistor is connected to ground potential. Further,
output of the second detection circuit is between the resistor and the collector of
the first bipolar transistor.
[0025] Herein, when the second digital audio signal is the I2S signal, in the I2S signal,
an audio signal indicating silence is low level and an audio signal indicating sound
includes a high level signal. The first bipolar transistor becomes ON state because
the high level signal is input to the base of the first bipolar transistor. The second
detection circuit supplies the low level signal as a detection signal from output.
Thus, according to the present invention, an audio signal indicating sound can be
detected by the second detection circuit of simple configuration using the bipolar
transistor.
[0026] The audio processing device of a ninth invention, in the audio processing device
of any one of the first - the eighth invention, wherein the first detection circuit
has an npn type second bipolar transistor in which an emitter is connected to ground
potential and in which a collector is connected to a base of a third bipolar transistor
and the pnp type third transistor in which a base is connected to the collector of
the second bipolar transistor, in which a collector is output of the first detection
circuit, and in which an emitter is connected to a power supply, and the first digital
audio signal is input to a base of the second bipolar transistor.
[0027] In the present invention, the second digital audio signal is input to a base of an
npn type second bipolar transistor composing the first detection circuit. Further,
an emitter of the second bipolar transistor is connected to ground potential. Further,
a collector of the second bipolar transistor is connected to a base of a third bipolar
transistor. Further, the base of a pnp type third bipolar transistor composing the
first detection circuit is connected to the collector of the second bipolar transistor.
Further, a collector of the third bipolar transistor is output of the first detection
circuit. Further, an emitter of the third bipolar transistor is connected to a power
supply.
[0028] Therefore, when a digital audio signal terminal is connected and the second digital
audio signal is input, base voltage of the second bipolar transistor is high level
potential against emitter voltage of the second bipolar transistor and the second
bipolar transistor becomes ON state. Due to this, base voltage of the third bipolar
transistor is low level potential against emitter voltage of the third bipolar transistor
and the third bipolar transistor becomes ON state. For this reason, the first detection
circuit supplies a high level signal as the first detection signal from the output.
Thus, according to the present invention, the first detection circuit of simple configuration
using the bipolar transistor can detect that the digital audio signal terminal is
connected.
[0029] The audio processing device of a tenth invention, in the audio processing device
of any one of the first - the ninth invention, wherein the conversion circuit is a
digital interface receiver.
[0030] The audio processing device of an eleventh invention, in the audio processing device
of any one of the first - the tenth invention, wherein the first digital audio signal
is an SPDIF signal.
[0031] The audio processing device of a twelfth invention, in the audio processing device
of any one of the first - the eleventh invention, wherein the second digital audio
signal is an I2S signal.
EFFECT OF THE INVENTION
[0032] According to the present invention, an audio processing device can be activated when
an input digital audio signal is an audio signal indicating sound.
BRIEF DESCRIPTION OF THE DRAWINGS
[0033]
Fig. 1 is a block diagram illustrating configuration of an AV receiver according to
a first embodiment of the present invention.
Fig. 2 is a block diagram illustrating configuration of the AV receiver according
to the first embodiment of the present invention.
Fig. 3 is a diagram illustrating circuit configuration of a detection circuit.
Fig. 4 is a diagram illustrating a logic value of a reset terminal of a DIR.
Fig. 5 is a flowchart illustrating processing operation in the case where a microcomputer
activates the AV receiver.
Fig. 6 is a block diagram illustrating configuration of an AV receiver according to
a second embodiment of the present invention.
Fig. 7 is a block diagram illustrating configuration of the AV receiver according
to the second embodiment of the present invention.
Fig. 8 is a flowchart illustrating processing operation in the case where a microcomputer
activates the AV receiver.
Fig. 9 is a block diagram illustrating configuration of an AV receiver according to
a third embodiment of the present invention.
Fig. 10 is a flowchart illustrating processing operation in the case where a microcomputer
activates the AV receiver.
Fig. 11 is a block diagram illustrating a conventional AV receiver.
DESCRIPTION OF THE EMBODIMENTS
(First embodiment)
[0034] An embodiment of the present invention is described below. Fig.1 and Fig.2 are respectively
a block diagram illustrating configuration of an AV receiver according to a first
embodiment of the present invention. For example, an AV receiver 1 (audio processing
device) is connected to a CD player (not shown) that is external equipment by an optical
digital cable. The CD player reads digital data from a CD and outputs an SPDIF signal
to the AV receiver 1.
[0035] The AV receiver 1 includes a microcomputer 2, a receiving circuit 3, a detection
circuit 4, a DIR 5, a power supply for the DIR 6, a detection circuit 7 and a DAC
8. The microcomputer 2 controls respective sections composing the AV receiver 1. The
receiving circuit 3 receives the SPDIF signal (first digital audio signal) that is
output from the CD player.
[0036] The detection circuit 4 (first detection circuit) detects that a digital audio signal
terminal (optical digital cable) is connected and supplies a detection signal (first
detection signal). Fig. 3 (a) is a diagram illustrating circuit configuration of the
detection circuit 4. As illustrated in Fig. 3(a), the detection circuit 4 has bipolar
transistors Q2 and Q3. The bipolar transistor Q2(second bipolar transistor) is an
npn type, that is to say, a bipolar transistor that becomes ON state when base voltage
is high level potential against emitter voltage. The SPDIF signal is input to a base
of the bipolar transistor Q2. An emitter of the bipolar transistor Q2 is connected
to ground potential. A collector of the bipolar transistor Q2 is connected to a base
of the bipolar transistor Q3. In the bipolar transistor Q2, a resistor R4 is connected
between the base and the emitter. A resistor R5 is connected to the base of the bipolar
transistor Q2.
[0037] The bipolar transistor Q3 (third bipolar transistor) is a pnp type, that is to say,
a bipolar transistor that becomes ON state when base voltage is low level potential
against emitter voltage. The base of the bipolar transistor Q3 is connected to the
collector of the bipolar transistor Q2. A collector of the bipolar transistor Q3 is
output of the detection circuit 4. An emitter of the bipolar transistor Q3 is connected
to a power supply VCC. In the bipolar transistor Q3, a resistor R2 is connected between
the base and the emitter. A resistor R3 is connected to the base of the bipolar transistor
Q3.
[0038] When the digital audio signal terminal is connected and the SPDIF signal is input,
in the bipolar transistor Q2 of the detection circuit 4, base voltage is high level
potential against emitter voltage and the bipolar transistor Q2 becomes ON state.
Due to this, in the bipolar transistor Q3, base voltage is low level potential against
emitter voltage and the bipolar transistor Q3 becomes ON state. For this reason, the
detection circuit 4 supplies a high level signal from the output as the detection
signal.
[0039] The DIR (Digital Interface Receiver) 5 (conversion circuit) coverts the SPDIF signal
into an I2S signal (second digital audio signal) when the detection circuit 4 supplies
the detection signal. The SPDIF signal is a digital audio signal that complies with
a standard for transferring between two pieces of equipment. The I2S signal is a digital
audio signal that complies with a standard for serially transferring. In the DIR 5,
a power supply terminal VCC is connected to an output terminal VOUT of the power supply
for the DIR 6. In the DIR 5, the SPDIF signal is input to an input terminal INPUT.
In the DIR 5, a reset terminal RESET is connected to the detection circuit 4 and the
microcomputer 2. In the DIR 5, an output terminal I2SDATA is connected to the detection
circuit 7 and the DAC 8. The DIR 5 has multiple input terminals. In the first embodiment,
the SPDIF signal is input to a route (the input terminal INPUT) that becomes valid
at first in the DIR 5 after releasing reset of the DIR 5.
[0040] The power supply for the DIR 6 supplies power supply voltage to the DIR 5. The detection
signal from the detection circuit 4 is supplied to an enable terminal EN of the power
supply for the DIR 6. Further, the detection signal from the detection circuit 4 is
input to one input terminal of an OR gate 9. Further, the microcomputer 2 is connected
to the other input terminal of the OR gate 9. An output terminal of the OR gate 9
is connected to the enable terminal EN of the power supply for the DIR 6. The OR gate
calculates a logical sum of a signal from the microcomputer 2 and a signal from the
detection circuit 4 and outputs it.
[0041] In the power supply for the DIR 6, the output terminal VOUT is connected to the power
supply terminal VCC of the DIR 5. The power supply for the DIR 6 supplies power supply
voltage to the DIR 5 when the detection signal is supplied to an enable terminal EN.
In the DIR 5, the detection signal is supplied to the reset terminal RESET. Therefore,
in the DIR 5, reset is released, power supply voltage is supplied from the power supply
for the DIR 6, and the DIR 5 converts the SPDIF signal into the I2S signal when the
detection circuit 4 supplies the detection signal.
[0042] The detection circuit 7 (second detection circuit) detects that the I2S signal into
which the DIR 5 converts is an audio signal indicating sound and supplies a detection
signal (second detection signal). Fig. 3(b) is a diagram illustrating circuit configuration
of the detection circuit 7. As illustrated in Fig. 3(b), the detection circuit 7 has
a bipolar transistor Q1. The bipolar transistor Q1 (first bipolar transistor) is an
npn type, that is to say, a bipolar transistor that becomes ON state when base voltage
is high level potential against emitter voltage. The I2S signal is input to a base
of the bipolar transistor Q1. A collector of the bipolar transistor Q1 is connected
to the power supply VCC via a resistor R1. An emitter of the bipolar transistor Q1
is connected to ground potential. In the detection circuit 7, output is between the
resistor R1 and the collector of the bipolar transistor Q1. In the bipolar transistor
Q1, a resistor R6 is connected between the base and the emitter. A resistor R7 is
connected to the base of the bipolar transistor Q1.
[0043] In the I2S signal, an audio signal indicating silence is low level, and an audio
signal indicating sound includes a high level signal. The high level signal is input
to the base of the bipolar transistor Q1, the bipolar transistor Q1 becomes ON state,
and the detection circuit 7 supplies the low level signal from the output as the detection
signal. The microcomputer 2 activates the AV receiver 1 when the detection circuit
7 supplies the detection signal. The DAC 8 D/A-converts the I2S signal (digital audio
signal) that the DIR 5 outputs into an analog audio signal.
[0044] Fig. 4 is a diagram illustrating a logic value of the reset terminal RESET of the
DIR 5. As illustrated in Fig. 4, a high level signal or a low level signal is supplied
to the reset terminal RESET based on a detection signal from the microcomputer 2 and
the detection circuit 4.
[0045] Processing operation in the case where the microcomputer 2 activates the AV receiver
1 will be described with reference to a flow chart illustrated in Fig. 5 below. First,
the microcomputer 2 performs reset (S1). Next, the microcomputer 2 performs initialization
processing (S2). Next, the microcomputer 2 sets the reset terminal RESET of the DIR
5 from output to input (S3). Next, the microcomputer 2 sets interrupt enable of the
detection signal by the detection circuit 7 (S4). Next, the microcomputer 2 judges
whether the detection circuit 7 supplies the detection signal or not (S5).
[0046] While the microcomputer 2 judges that the detection circuit 7 does not supply the
detection signal (S5: No), it performs processing of S5 repeatedly. When the microcomputer
2 judges that the detection circuit 7 supplies the detection signal (S5: Yes), it
activates the AV receiver 1 (S6: No). Next, the microcomputer 2 sets the reset terminal
RESET of the DIR 5 from output to input (S7).
[0047] As described in the above, it cannot be judged whether the SPDIF signal is an audio
signal indicating sound or not because the SPDIF signal is a bi-phase signal. In the
present embodiment, the DIR 5 converts the SPDIF signal into the I2S signal. In the
I2S signal, an audio signal indicating silence is low level. For this reason, the
detection circuit 7 can detect that the I2S signal is an audio signal indicating sound
by detecting a signal including high level and supply the detection signal. And, when
the detection circuit 7 supplies the detection signal, the microcomputer 2 activates
the AV receiver 1.
[0048] Thus, according to the present embodiment, when the SPDIF signal is an audio signal
indicating sound, the AV receiver 1 can be activated.
[0049] Further, in the present embodiment, the power supply for the DIR 6 is connected to
the power supply terminal VCC of the DIR 5. When the detection signal is supplied
to the enable terminal EN of the power supply for the DIR 6 from the detection circuit
4, the power supply for the DIR 6 supplies the power supply voltage to the DIR 5.
Therefore, when the digital audio signal terminal is connected, the power supply voltage
can be supplied to the DIR 5.
[0050] Further, in the present embodiment, the detection signal from the detection circuit
4 is supplied to the reset terminal RESET of the DIR 5. Therefore, for example, in
the DIR 5, reset is released because a high level signal as the detection signal is
supplied to the reset terminal RESET of the DIR 5.
[0051] Further, in the present embodiment, the I2S signal is input to the base of the npn
type bipolar transistor Q1 composing the detection circuit 7. The collector of the
bipolar transistor Q1 is connected to the power supply VCC via the resistor R1. Further,
the emitter of the bipolar transistor Q1 is connected to ground potential. Further,
the output of the detection circuit 7 is between the resistor R1 and the collector
of the bipolar transistor Q1.
[0052] Herein, in the I2S signal, an audio signal indicating silence is low level and an
audio signal indicating sound includes a high level signal. The bipolar transistor
Q1 becomes ON state because the high level signal is input to the base of the bipolar
transistor Q1. The detection circuit 7 supplies a low level signal from the output
as the detection signal. Thus, according to the present embodiment, an audio signal
indicating sound can be detected by the detection circuit 7 of simple configuration
using the bipolar transistor.
[0053] Further, in the present embodiment, the SPDIF signal is input to the base of the
npn type bipolar transistor Q2 composing the detection circuit 4. Further, the emitter
of the bipolar transistor Q2 is connected to ground potential. Further, the collector
of the bipolar transistor Q2 is connected to the base of the bipolar transistor Q3.
Further, the base of the pnp type bipolar transistor Q3 composing the detection circuit
4 is connected to the collector of the bipolar transistor Q2. Further, the collector
of the bipolar transistor Q3 is the output of the detection circuit 4. Further, the
emitter of the bipolar transistor Q3 is connected to the power supply VCC.
[0054] Therefore, when the digital audio signal terminal is connected and the SPDIF signal
is input, the base voltage of the bipolar transistor Q2 is high level potential against
the emitter voltage of the bipolar transistor Q2 and the bipolar transistor Q2 becomes
ON state. Due to this, the base voltage of the bipolar transistor Q3 is low level
potential against the emitter voltage of the bipolar transistor Q3 and the bipolar
transistor Q3 becomes ON state. For this reason, the detection circuit 4 supplies
a high level signal from the output as the detection signal. Thus, according to the
present embodiment, the detection circuit 4 of simple configuration using the bipolar
transistor can detect that the digital signal terminal is connected.
(Second embodiment)
[0055] Fig.6 and Fig.7 are respectively a block diagram illustrating configuration of an
AV receiver according to a second embodiment of the present invention. Configuration
overlapping the first embodiment will be omitted below. An AV receiver 1 includes
a microcomputer 2, a receiving circuit 3, a detection circuit 4, a DIR 5, a power
supply for the DIR 6, a detection circuit 7, and a DAC 8.
[0056] When the detection circuit 4 supplies a detection signal, the microcomputer 2 activates
the DIR 5. Further, the microcomputer 2 is connected to an enable terminal EN of the
power supply for the DIR 6. When the detection circuit 4 supplies the detection signal,
the microcomputer 2 supplies an enable signal to the enable terminal EN. Further,
the microcomputer 2 is connected to a reset terminal RESET of the DIR 5. When the
detection circuit 4 supplies the detection signal, the microcomputer 2 supplies the
reset signal to the reset terminal RESET. In the second embodiment, the DIR 5 has
multiple input terminals. An SPDIF signal is input to a route (input terminal INPUT)
that becomes valid at first in the DIR 5 after releasing reset of the DIR 5.
[0057] The power supply for the DIR 6 is connected to the power supply terminal VCC of the
DIR 5. When the enable signal is supplied to the enable terminal EN of the power supply
for the DIR 6, the power supply for the DIR 6 supplies the power supply voltage to
the DIR 5.
[0058] Processing operation in the case where the microcomputer 2 activates the AV receiver
1 will be described with reference to a flow chart illustrated in Fig. 8 below. First,
the microcomputer 2 judges whether the detection circuit 4 detects that a digital
audio signal terminal is connected and supplies the detection signal or not (S11).
While the microcomputer 2 judges that the detection circuit 4 does not supply the
detection signal (S11: No), it performs processing of S11 repeatedly.
[0059] When the microcomputer 2 judges that the detection circuit 4 supplies the detection
signal (S11: Yes), it supplies the enable signal to the enable terminal EN of the
power supply for the DIR 6 so as to activate the power supply for the DIR 6 (S12).
Next, the microcomputer 2 supplies the reset signal to the reset terminal RESET of
the DIR 5 (S13). Namely, the microcomputer 2 sets the reset terminal RESET of the
DIR 5 from low to high. Next, the microcomputer 2 sets interrupt enable of the detection
signal by the detection circuit 7 (S14). Next, the microcomputer 2 judges whether
the detection circuit 7 supplies the detection signal or not (S15).
[0060] While the microcomputer 2 judges that the detection circuit 7 does not supply the
detection signal (S15: No), it performs processing of S15 repeatedly. When the microcomputer
2 judges that the detection circuit 7 supplies the detection signal (S15: Yes), it
activates the AV receiver 1 (S16).
[0061] As described in the above, in the present embodiment, the power supply for the DIR
6 is connected to the power supply terminal VCC of the DIR 5. When the enable signal
is supplied to the enable terminal EN of the power supply for the DIR 6, the power
supply for the DIR 6 supplies the power supply voltage to the DIR 5. Therefore, when
the digital audio signal terminal is connected, the power supply voltage can be supplied
to the DIR 5.
[0062] Further, in the present embodiment, the microcomputer 2 is connected to the reset
terminal RESET of the DIR 5. When the detection circuit 4 supplies the detection signal,
the microcomputer 2 supplies the reset signal to the reset terminal RESET of the DIR
5. Therefore, for example, in the DIR 5, reset is released because a high level signal
as a reset signal is supplied to the reset terminal RESET.
(Third embodiment)
[0063] Fig. 9 is a block diagram illustrating configuration of an AV receiver according
to a third embodiment of the present invention. In the third embodiment, configuration
that the microcomputer 2 is connected to a control terminal CONTROL of the DIR 5 is
mainly different compared with the AV receiver 1 according to the second embodiment.
[0064] The DIR 5 has multiple input terminals INPUT 1 to N to which an SPDIF signal is input.
The SPDIF signal is input to one input terminal INPUT X of the multiple input terminals
INPUT 1 to N. The microcomputer 2 sets input of the DIR 5 to optional input terminal
X by supplying a control signal to the control terminal CONTROL after releasing reset
of the DIR 5.
[0065] Fig. 10 is a flow chart illustrating processing operation in the case where the microcomputer
2 activates the AV receiver 1. Point to which processing of S21 is added is different
compared with the flow chart illustrated in Fig. 8 (the second embodiment). After
processing of S11 to S13, the microcomputer 2 sets the input of DIR 5 to an optional
input terminal INPUT X by supplying the control signal to the control terminal CONTROL
(S21). After processing of S21, the microcomputer 2 performs processing of S14 to
S16.
[0066] As described in the above, in the present embodiment, the microcomputer 2 sets the
input of the DIR 5 to the optional input terminal INPUT X by supplying the control
signal to the control terminal CONTROL after releasing reset of the DIR 5. Therefore,
the SPDIF signal can be input to the optional input terminal. In the present embodiment,
the SPDIF signal is input to the input terminal INPUT X, but the SPDIF signal can
be input to the other input terminal.
[0067] The embodiment of the present invention is described above, but the mode to which
the present invention is applicable is not limited to the above embodiment and can
be suitably varied without departing from the scope of the present invention.
[0068] In the above mentioned embodiment, the AV receiver is illustrated as an audio processing
device. Not limited to this, it may be the other audio processing device.
INDUSTRIAL APPICABILITY
[0069] The present invention can be suitably employed in the audio processing device that
performs audio signal processing to the digital audio signal.
DESCRIPTION OF REFFERENCE SIGNS
[0070]
- 1
- AV receiver (audio processing device)
- 2
- microcomputer
- 3
- receiving circuit
- 4
- detection circuit (first detection circuit)
- 5
- DIR (conversion circuit)
- 6
- power supply for DIR
- 7
- detection circuit (second detection circuit)
- Q1
- bipolar transistor (first bipolar transistor)
- Q2
- bipolar transistor (second bipolar transistor)
- Q3
- bipolar transistor (third bipolar transistor)
- R1
- resistor
- INPUT 1- N
- input terminals
1. An audio processing device comprising:
a first detection circuit that detects that a digital audio signal terminal is connected
and supplies a first detection signal;
a conversion circuit that converts a first digital audio signal that complies with
a standard for transferring between two pieces of equipment into a second digital
audio signal that complies with a standard for serially transferring when the first
detection circuit supplies the first detection signal;
a second detection circuit that detects that the second digital audio signal into
which the conversion circuit converts is an audio signal indicating sound and supplies
a second detection signal; and
a microcomputer that activates the audio processing device when the second detection
circuit supplies the second detection signal.
2. The audio processing device according to claim 1, further comprising:
a power supply for the conversion circuit;
wherein the first detection signal is supplied to an enable terminal of the power
supply for the conversion circuit, and
the power supply for the conversion circuit is connected to a power supply terminal
of the conversion circuit and supplies power supply voltage to the conversion circuit
when the first detection signal is supplied to the enable terminal.
3. The audio processing device according to claim 1 or 2, wherein the first detection
signal is supplied to a reset terminal of the conversion circuit.
4. An audio processing device comprising:
a first detection circuit that detects that a digital audio signal terminal is connected
and supplies a first detection signal;
a microcomputer that activates a conversion circuit when the first detection circuit
supplies the first detection signal;
the conversion circuit that converts a first digital audio signal that complies with
a standard for transferring between two pieces of equipment into a second digital
audio signal that complies with a standard for serially transferring; and
a second detection circuit that detects that the second digital audio signal into
which the conversion circuit converts is an audio signal indicating sound and supplies
a second detection signal; wherein
the microcomputer activates the audio processing device when the second detection
circuit supplies the second detection signal.
5. The audio processing device according to claim 4, wherein the conversion circuit has
multiple input terminals to which the first digital audio signal is input,
the first digital audio signal is input to one of the multiple input terminals, and
the microcomputer is connected to a control terminal of the conversion circuit.
6. The audio processing device according to claim 4 or 5, further comprising: a power
supply for the conversion circuit;
wherein the microcomputer is connected to an enable terminal of the power supply for
the conversion circuit and supplies an enable signal to the enable terminal when the
first detection circuit supplies the first detection signal, and
the power supply for the conversion circuit is connected to a power supply terminal
of the conversion circuit and supplies power supply voltage to the conversion circuit
when the enable signal is supplied to the enable terminal.
7. The audio processing device according to any one of claims 4 - 6, wherein the microcomputer
is connected to a reset terminal of the conversion circuit and supplies a reset signal
to the reset terminal when the first detection circuit supplies the first detection
signal.
8. The audio processing device according to any one of claims 1 - 7, wherein the detection
circuit has an npn type first bipolar transistor in which a collector is connected
to a power supply via a resistor, and in which an emitter is connected to ground potential,
the second digital audio signal is input to a base of the first transistor, and
output of the second detection circuit is between the resistor and the collector of
the first bipolar transistor.
9. The audio processing device according to any one of claims 1 - 8, wherein the first
detection circuit has an npn type second bipolar transistor in which an emitter is
connected to ground potential and in which a collector is connected to a base of a
third bipolar transistor and the pnp type third transistor in which a base is connected
to the collector of the second bipolar transistor, in which a collector is output
of the first detection circuit, and in which an emitter is connected to a power supply,
and
the first digital audio signal is input to a base of the second bipolar transistor.
10. The audio processing device according to any one of claims 1 - 9, wherein the conversion
circuit is a digital interface receiver.
11. The audio processing device according to any one of claims 1 - 10, wherein the first
digital audio signal is an SPDIF signal.
12. The audio processing device according to any one of claims 1 - 11, wherein the second
digital audio signal is an I2S signal.