Background
[0001] In a television system adopting composite video broadcast signal (CVBS) or video
graphics array (VGA) standard, signals are fed into an integrated circuit through
AC coupling capacitors, and an input stage is generally implemented by source followers
to provide driving ability and high input impedance. However, an input DC level of
the source follower is generally determined by a clamping circuit but an output DC
level is not well defined, causing worse linearity of the signal path and potential
reliability issue if low-voltage devices are used in succeeding circuits.
Summary
[0002] It is therefore an objective of the present invention to provide an input stage of
the IC, which can improve the linearity of the source follower in the input stage,
to solve the above-mentioned problem.
[0003] This is achieved by an input stage of a chip according to claim 1, a method for controlling
a source follower within a chip according to claim 9, and a chip according to claim
15. The dependent claims pertain to corresponding further developments and improvements.
[0004] As will be seen more clearly from the detailed description following below, an input
stage of a chip comprises a source driver and a sensing and clamping circuit. The
source follower is arranged for receiving an AC-coupled signal to generate an output
signal at an output terminal. The sensing and clamping circuit is coupled to the source
follower, and is arranged for clamping the output terminal of the source follower
at a fixed DC voltage.
[0005] As will be seen more clearly from the detailed description following below, a method
for controlling a source follower within a chip is disclosed, wherein the source follower
for receiving an AC-coupled signal to generate an output signal at an output terminal
The method comprises: clamping the output terminal of the source follower at a fixed
DC voltage.
[0006] As will be seen more clearly from the detailed description following below, a chip
comprises a first driving circuit, a first sensing and clamping circuit, a second
driving circuit and a second sensing and clamping circuit. The first driving circuit
is arranged for receiving a first AC-coupled signal to generate a first output signal
at an output terminal of the first driving circuit. The first sensing and clamping
circuit is coupled to the first driving circuit, and is arranged for clamping the
output terminal of the first driving circuit at a fixed DC voltage. The second driving
circuit is arranged for receiving a second AC-coupled signal to generate a second
output signal at an output terminal of the second driving circuit. The second sensing
and clamping circuit is coupled to the second driving circuit, and is arranged for
clamping the output terminal of the second driving circuit at another fixed DC voltage;
wherein the first AC-coupled signal and the second AC-coupled signal are a differential
pair.
[0007] These and other objectives of the present invention will no doubt become obvious
to those of ordinary skill in the art after reading the following detailed description
of the preferred embodiment that is illustrated in the various figures and drawings.
Brief Description of the Drawings
[0008]
FIG. 1 is a diagram illustrating a chip according to one embodiment of the present
invention.
FIG. 2 is a diagram illustrating a chip according to one embodiment of the present
invention.
FIG. 3 is a diagram illustrating a chip according to another embodiment of the present
invention.
FIG. 4 is a diagram illustrating a chip according to another embodiment of the present
invention.
FIG. 5 is a flowchart of a method for controlling a source follower within a chip
according to one embodiment of the present invention.
Detailed Description
[0009] Certain terms are used throughout the following description and claims to refer to
particular system components. As one skilled in the art will appreciate, manufacturers
may refer to a component by different names. This document does not intend to distinguish
between components that differ in name but not function. In the following discussion
and in the claims, the terms "including" and "comprising" are used in an open-ended
fashion, and thus should be interpreted to mean "including, but not limited to ..."
The terms "couple" and "couples" are intended to mean either an indirect or a direct
electrical connection. Thus, if a first device couples to a second device, that connection
may be through a direct electrical connection, or through an indirect electrical connection
via other devices and connections.
[0010] Please refer to FIG. 1, which is a diagram illustrating a chip 100 according to one
embodiment of the present invention. As shown in FIG. 1, the chip 100 comprises a
pad N1, a driving circuit 110 serving as an input stage, a sensing and clamping circuit
120 and a processing circuit 130, where the pad N1 is coupled to an AC coupling capacitor
C external to the chip 100. The chip 100 is applied to a TV system adopting a CVBS
or VGA or any other audio/video standard.
[0011] In the operations of the chip 100, the driving circuit 110 can be implemented by
a source follower to receive an AC-coupled signal Vin from the AC coupling capacitor
C via the pad N1 to generate an output signal Vout, and the output signal Vout is
inputted to the processing circuit 130. Meanwhile, the sensing and clamping circuit
120 is arranged to clamp the output terminal of the driving circuit 110 at a fixed
DC voltage (e.g. a reference voltage V
REF shown in FIG. 1), so as to make the driving circuit 110 have the better linearity.
[0012] The chip 100 shown in FIG. 1 is a conceptual block diagram, embodiments of the detailed
structure of the chip 100 are described in the following figures and related disclosure.
[0013] Please refer to FIG. 2, which is a diagram illustrating a chip 200 according to another
embodiment of the present invention. As shown in FIG. 2, the chip 200 comprises a
pad N1, a source follower 210 serving as an input stage, a transistor M1 serving as
a current source, an operational amplifier 220 serving as a sensing and clamping circuit,
and a switch SW1. The source follower 210 is an open-loop source follower and is implemented
by an NMOS, an input terminal of the source follower 210 is coupled to the pad N1,
and the source follower 210 is arranged to receive an AC-coupled signal Vin from the
AC coupling capacitor C via the pad N1 to generate an output signal Vout. A positive
input terminal of the operational amplifier 220 is coupled to a reference voltage
V
REF generated from a bandgap voltage generator, a negative input terminal of the operational
amplifier 220 is coupled to an output terminal of the source follower 210, and an
output terminal of the operational amplifier 220 is coupled to the input terminal
of the source follower 210 via the switch SW1.
[0014] By using the circuit structure shown in FIG. 2, the output terminal of the source
follower 210 can be clamped at a fixed DC voltage, that is the reference voltage V
REF, and this fixed DC voltage is independent of the input signal Vin and process, voltage
and temperature (PVT) variation of the source follower 210. Therefore, the linearity
of the source follower 210 can be improved.
[0015] In addition, In this embodiment, a DC voltage of the input terminal of the source
follower 210 is not directly clamped by any clamping circuit, and the DC voltage of
the input terminal of the source follower 210 is determined based on the fixed DC
voltage (i.e. V
REF) at the output terminal and a gate-source voltage (Vgs) of the source follower 210.
[0016] In addition, the switch SW1 is an optional element, and is arranged to enable or
disable the clamping function. In detail, when the switch SW1 is on, the output terminal
of the source follower 210 is clamped at the reference voltage V
REF; and when the switch SW1 is off, the output terminal of the source follower 210 is
not clamped by the operational amplifier 220.
[0017] Please refer to FIG. 3, which is a diagram illustrating a chip 300 according to another
embodiment of the present invention. As shown in FIG. 3, the chip 300 comprises a
pad N1, a source follower 310 serving as an input stage, a transistor M2 serving as
a current source, an operational amplifier 320 serving as a sensing and clamping circuit,
and a switch SW2. The source follower 310 is an open-loop source follower and is implemented
by a PMOS, an input terminal of the source follower 310 is coupled to the pad N1,
and the source follower 310 is arranged to receive an AC-coupled signal Vin from the
AC coupling capacitor C and the pad N1 to generate an output signal Vout. A positive
input terminal of the operational amplifier 320 is coupled to a reference voltage
V
REF generated from a bandgap voltage generator, a negative input terminal of the operational
amplifier 320 is coupled to an output terminal of the source follower 310, and an
output terminal of the operational amplifier 320 is coupled to the input terminal
of the source follower 310 via the switch SW2. In this embodiment, a DC voltage of
the input terminal of the source follower 310 is not directly clamped by any clamping
circuit, and the DC voltage of the input terminal of the source follower 310 is determined
based on the fixed DC voltage (i.e. V
REF) at the output terminal and a gate-source voltage (Vgs) of the source follower 310.
By using the circuit structure shown in FIG. 3, the output terminal of the source
follower 310 can be clamped at a fixed DC voltage, that is the reference voltage V
REF, and this fixed voltage is independent of the input signal Vin and PVT variation
of the source follower 310. Therefore, the linearity of the source follower 310 can
be improved.
[0018] In addition, the switch SW2 is an optional element, and is arranged to enable or
disable the clamping function. In detail, when the switch SW2 is on, the output terminal
of the source follower 310 is clamped at the reference voltage V
REF, and when the switch SW2 is off, the output terminal of the source follower 310 is
not clamped by the operational amplifier 320.
[0019] Please refer to FIG. 4, which is a diagram illustrating a chip 200 according to another
embodiment of the present invention. As shown in FIG. 4, the chip 400 comprises two
pads N1 and N2, two source followers 410_1 and 410_2 serving as an input stage, two
transistors M3 and M4 serving as current sources controlled by a bias VB, and two
operational amplifiers 420_1 and 420_2 serving as sensing and clamping circuits. The
source follower 410_1 is an open-loop source follower and is implemented by an NMOS,
an input terminal of the source follower 410_1 is coupled to the pad N1, and the source
follower 410_1 is arranged to receive an AC-coupled signal Vin_P from the AC coupling
capacitor C1 and the pad N1 to generate an output signal Vout_P. A positive input
terminal of the operational amplifier 420_1 is coupled to a reference voltage V
REF1 generated from a bandgap voltage generator, a negative input terminal of the operational
amplifier 420_1 is coupled to an output terminal of the source follower 410_1, and
an output terminal of the operational amplifier 420_1 is coupled to the input terminal
of the source follower 410_1. In addition, the source follower 410_2 is an open-loop
source follower and is implemented by an NMOS, an input terminal of the source follower
410_2 is coupled to the pad N2, and the source follower 410_2 is arranged to receive
an AC-coupled signal Vin_N from the AC coupling capacitor C2 and the pad N2 to generate
an output signal Vout_N. A positive input terminal of the operational amplifier 420_2
is coupled to a reference voltage V
REF2 generated from a bandgap voltage generator, a negative input terminal of the operational
amplifier 420_2 is coupled to an output terminal of the source follower 410_2 and
an output terminal of the operational amplifier 420_2 is coupled to the input terminal
of the source follower 410_2. In this embodiment, the AC-coupled signal Vin_P and
the AC-coupled signal Vin_N are a differential pair.
[0020] In addition, in this embodiment, DC voltages of the input terminals of the source
followers 410_1 and 410_2 are not directly clamped by any clamping circuit, and the
DC voltages of the input terminals of the source followers 410_1 and 410_2 are determined
based on the fixed DC voltages (i.e. V
REF1 and V
REF2) at the output terminals and gate-source voltages (Vgs) of the source followers 410_1
and 410_2, respectively.
[0021] By using the circuit structure shown in FIG. 4, the output terminal of the source
followers 410_1 and 410_2 can be clamped at fixed DC voltages, that is the reference
voltages V
REF1 and V
REF2, respectively, and these fixed voltages are independent of the input signals Vin_P/Vin_N
and PVT variation of the source followers 410_1 and 410_2. Therefore, the linearity
of the source followers 410_1 and 410_2 can be improved.
[0022] In another embodiment, one or more switches can be positioned between the output
terminal of the operational amplifier 420_1 /420_2 and the input terminal of the source
follower 410_1/410_2 to enable or disable the clamping function. This alternative
design shall fall within the scope of the present invention.
[0023] In addition, in another embodiment, the NMOS source followers 410_1 and 410_2 and
the NMOS current sources M3 and M4 can be replaced by PMOS elements as shown in FIG.
3. Because a person skilled in the art should understand how to design the detailed
circuits after reading the embodiments shown in FIG. 3 and FIG. 4, further descriptions
are omitted here.
[0024] In the above embodiments, each of the reference voltage V
REF, V
REF1 and V
REF2 is generated from a bandgap voltage generator, that is each of the reference voltage
V
REF, V
REF1 and V
REF2 tracks a bandgap voltage robust to PVT variation. In another embodiment, however,
at least a portion of the reference voltage V
REF, V
REF1 and V
REF2 can be generated by dividing a supply voltage VDD, that is the reference voltage
V
REF, V
REF1 and/or V
REF2 tracks the supply voltage VDD to maximize headroom of the source follower.
[0025] FIG. 5 is a flowchart of a method for controlling a source follower within a chip
according to one embodiment of the present invention. Referring to FIGs. 1-5 together,
the flow is as follows.
Step 500: the flow starts.
Step 502: enable the clamping function.
Step 504: clamp the output terminal of the source follower at a fixed DC voltage.
[0026] Briefly summarized, in the input stage of the present invention, by clamping the
output terminal of the source follower at a fixed DC voltage, the linearity of the
source follower can be improved, and potential reliability issue can also be avoided
if low-voltage devices are used in succeeding circuits.
[0027] Those skilled in the art will readily observe that numerous modifications and alterations
of the device and method may be made while retaining the teachings of the invention.
Accordingly, the above disclosure should be construed as limited only by the metes
and bounds of the appended claims.
1. An input stage of a chip (100, 200, 300), comprising:
a source follower (110, 210, 310), for receiving an AC-coupled signal to generate
an output signal at an output terminal;
characterized by:
a sensing and clamping circuit (120), coupled to the source follower (110, 210, 310),
for clamping the output terminal of the source follower (110, 210, 310) at a fixed
DC voltage.
2. The input stage of claim 1, characterized in that the chip (100, 200, 300) comprises a pad (N1), and the source follower (110, 210,
310) directly receives the AC-coupled signal from the pad (N1).
3. The input stage of claim 1, characterized in that the sensing and clamping circuit (120) comprises an operational amplifier (220, 320),
one input terminal of the operational amplifier (220, 320) is coupled to a reference
voltage, and another input terminal of the operational amplifier (220, 320) is coupled
to the output terminal of the source follower (210, 310).
4. The input stage of claim 3, characterized in that an output terminal of the operational amplifier (220, 320) is coupled to an input
terminal of the source follower (210, 310).
5. The input stage of claim 4, characterized in that the sensing and clamping circuit (120) further comprises a switch (SW1, SW2) coupled
between the input terminal of the source follower (210, 310) and the output terminal
of the operational amplifier (220, 320), and the switch (SW1, SW2) is arranged to
selectively connect the input terminal of the source follower (210, 310) to the output
terminal of the operational amplifier (220, 320) or not.
6. The input stage of claim 1, characterized in that a DC voltage of an input terminal of the source follower (210, 310) is determined
based on the fixed DC voltage at the output terminal of the source follower (210,
310).
7. The input stage of claim 6, characterized in that the DC voltage of the input terminal of the source follower (210, 310) is not directly
clamped by any voltage clamping circuit.
8. The input stage of claim 1, characterized in that the source follower (210, 310) is an open-loop source follower (210, 310).
9. A method for controlling a source follower (110, 210, 310) within a chip (100, 200,
300), wherein the source follower (110, 210, 310) for receiving an AC-coupled signal
to generate an output signal at an output terminal,
characterized in that the method comprises:
clamping the output terminal of the source follower (110, 210, 310) at a fixed DC
voltage.
10. The method of claim 9, characterized in that the chip (100, 200, 300) comprises a pad (N1), and the source follower (110, 210,
310) directly receives the AC-coupled signal from the pad (N1).
11. The method of claim 9,
characterized in that the step of clamping the output terminal of the source follower (110, 210, 310) at
the fixed DC voltage comprises:
providing an operational amplifier (220, 320), wherein one input terminal of the operational
amplifier (220, 320) is coupled to a reference voltage, and another input terminal
of the operational amplifier (220, 320) is coupled to the output terminal of the source
follower (210, 310) to clamp the output terminal of the source follower (210, 310)
at the fixed DC voltage.
12. The method of claim 11, characterized in that an output terminal of the operational amplifier (220, 320) is coupled to an input
terminal of the source follower (210, 310).
13. The method of claim 12,
characterized in that further comprising:
selectively connecting the input terminal of the source follower (210, 310) to the
output terminal of the operational amplifier (220, 320) or not.
14. The method of claim 9,
characterized in that further comprising:
not directly clamping an input terminal of the source follower (21 0, 310) at any
fixed DC voltage by using a voltage clamping circuit.
15. A chip (100, 200, 300), comprising:
a first driving circuit (110, 210, 310), for receiving a first AC-coupled signal to
generate a first output signal at an output terminal of the first driving circuit
(110, 210, 310);
characterized by:
a first sensing and clamping circuit (1 20, 220, 320), coupled to the first driving
circuit (110, 210, 310), for clamping the output terminal of the first driving circuit
(110, 210, 310) at a fixed DC voltage.