BACKGROUND OF THE INVENTION
[0001] The present invention relates to a current output circuit, and more particularly,
to a bipolar transistor circuit which outputs a current of a polarity determined by
input signals.
[0002] Such a circuit is employed as a charging/discharging control circuit of a load capacitor,
for example. More specifically, when input signals take a first combination of voltage
levels, the circuit outputs a current of one polarity which, for example, charges
the load capacitor, and when the input signals take a second combination, the circuit
outputs a current of the opposite polarity having the same amplitude which, for example,
discharges the load capacitor.
[0003] According to prior art, such a circuit includes first, second and third current sources
and first and second switches. The first current source is connected between one of
power terminals and an output terminal to which a load is connected. The first switch
and the second current source are connected in series between the output terminal
and the other power terminal, and the second switch and the third current source are
also connected in series therebetween. Each of the first to third current sources
produces a reference current of the same value, and first and second switches are
controlled by input signals, respectively.
[0004] When the input signals take the first combination of voltage levels, the first and
second switches are turned OFF. Accordingly, the current produced by the first current
source is supplied to the output terminal as a positive current. When the input signals
take the second combination of voltage levels, both of the first and second switches
are turned ON. At this time, the current of the first current source is counteracted
by that of the second current source, so that the current of the third current source
is supplied to the output terminal as a negative current. When the input signals take
the third combination of levels, only one of the first and second switches is turned
ON. The current of the first current source is counteracted by the current of second
or third current source and the output terminal is supplied with no current.
[0005] For a high speed operation, each of the switches is favorably composed of a bipolar
transistor. The bipolar transistor requires a base current to take a conductive state,
and hence its collector and emitter currents are different from each other. For this
reason, the current of the first current source is not counteracted completely. Assuming
that the value of the current of each current source is I and the value of the base
current I
B, the positive output current has an amplitude of I and the negative output current
has an amplitude of (I-2I
B). When only one of the first and second switches is turned ON, the output terminal
is supplied with a small current having an amplitude of I
B.
[0006] Thus, the prior art circuit has unbalanced output currents of opposite polarities.
SUMMARY OF THE INVENTION
[0007] Therefore, an object of the present invention is to provide a transistor circuit
having well-balanced output currents.
[0008] Another object of the present invention is to provide a current output bipolar circuit
in which affection of the base current is avoided.
[0009] A current output circuit according to the present invention comprising a plurality
of input terminals receiving a plurality of input voltage signals, respectively, a
reference current source generating a reference current, a plurality of first current-producing
means coupled to the reference current source each for producing a first current having
a first amplitude, an output terminal outputting an output current of a polarity determined
by the input voltage signals, a plurality of switching means coupled between the first
current-producing means and the output terminal, respectively, and having control
terminals coupled to the input terminals, respectively, for switching paths of the
first current therebetween in response to the input voltage signals at their control
terminals, respectively, to supply to the output terminal an output current of a first
polarity having one or more integer times of an amplitude which is the first amplitude
of the first current minus a second amplitude of a current spended by one of the switching
means, a second current-producing means coupled to the reference current source for
producing a second current having the first amplitude, a third current-producing means
coupled to the reference current source for producing a third current having the second
amplitude, and means coupled to the second and third current-producing means and to
the output terminal for substracting the third current from the second current to
supply to the output terminal an output current of a second polarity having an amplitude
which is the first amplitude of the second current minus the second amplitude of the
third current.
[0010] When all the switching means is made OFF not to provide any current path between
the output terminal and the first current producing means, the output terminal outputs
a current of one polarity from the subtracting means. The output current has an amplitude
of the first amplitude minus the second amplitude. When any one of the switching means
is made ON to provide a single current path of the first current to the output terminal,
a current having an amplitude of the first amplitude minus the second amplitude is
to flow. Since this amplitude is equal to that of the current from the subtracting
means, the output terminal is supplied with substantially no current. When two of
the switching means is switched ON to provide two current paths of the first current,
the output terminal outputs a current of the opposite polarity and having the same
amplitude (of the first amplitude minus the second amplitude) as that of the output
current of the one polarity in the first case. If three or more of the first current-producing
means and the switching means are respectively provided, the output current of the
opposite polarity can have an amplitude of twice or more integer times of that of
the output current of the one polarity by making three or more switching means ON.
[0011] Thus, the circuit according to the present invention has well-balanced output current
characteristics. Moreover, it is possible to make the output current zero.
BRIEF DESCRIPTION OF THE DRAWINGS
[0012] The above and other objects, advantages and features of the present invention will
be more apparent from the following description taken in conjunction with the accompanying
drawings, in which
Fig. 1 is a block diagram showing an embodiment of the prevent invention;
Fig. 2 is a circuit diagram showing a phase locked oscillator employing as a charge
pump circuit a circuit according to another embodiment of the present invention;
Figs. 3A to 3C are timing charts for explaining an operation of the circuit shown
in Fig. 2; and
Fig. 4 is a circuit diagram showing still another embodiment of the present invention.
DETAILED DESCRIPTION OF THE EMBODIMENTS
[0013] With reference to Fig. 1, an embodiment of the present invention is shown in a block
form. the circuit according to this embodiment includes an output terminal 1 connected
to a load circuit 8, two switch circuits 2 and 3, two current mirror circuits 4 and
5, a reference current generator 6, a compensation current generator 7, and input
terminals 9. The reference current source 6 generating a reference current I. The
current mirror circuit 4 responds to the reference current I supplied to its input
end 4-1 and produces at its four output ends 4-2 to 4-5 output currents having the
substantially same value. In this embodiment, the output currents at the output ends
4-2 to 4-5 are substantially equal to the reference current I, and therefore denoted
by "I", respectively. If desired, the output currents may be different from the reference
current I. The first switch circuit 2 is connected between the output terminal 1 and
the first output end 4-2, and the second switch circuit 3 is connected between the
output terminal 1 and the second output end 4-3. Each of the switch circuits 2 and
3 has a control terminal C connected to each input terminal 9, and is turned ON when
such an input voltage is applied to the input terminal 9 that makes a switching current
I
C follow through the control terminal C. The switching current I
C flows into the output end of the current mirror 4 as a part of the output current
I. Therefore, each of the switch circuits 2 and 3 draws from the output terminal 1
a current having a value of (I-I
C) when turned ON. when the switches 2 and 3 are in an OFF state, they produces no
current.
[0014] The output current at the third output end 4-4 of the current mirror 4 is supplied
to an input end 7-1 of the compensation current generator 7 which produces a compensation
current at its output end 7-2. The compensation current has a value that is substantially
equal to that of the switching current I
C, and is thus denoted by "I
C". The fourth output end 4-5 of the current mirror 4 and the output end 7-2 of the
current generator 7 are connected respectively to an input end 5-1 and a control end
5-3 of a second current circuit 5 which produces an output current at its output end
5-2 in response to the currents I and I
C. The output current at the output end 5-2 takes a value of (I-I
C) as shown in Fig. 1 and is supplied to the output terminal 1 via a conductive path
provided between the output end 5-2 and the output terminal 1.
[0015] When the switching current I
C is not supplied to both of the switches 2 and 3 to turn them OFF, the output terminal
1 is disconnected from the output ends 4-2 and 4-3 of the current mirror 4. The current
(I-I
C) at the output end 5-2 of the current mirror 5 is thereby supplied through the output
terminal 1 to the load 8. When the switches 2 and 3 are supplied with the switching
current I
C, they provide current paths between the output terminal 1 and the output ends 4-2
and 4-3 to draw the current of (I-I
C), respectively. The current drawn by the switch 2 is substantially equal to the current
supplied from the current mirror 5. Therefore, the switch 3 draws the current of (I-I
C) from the load 8 via the output terminal 1. In other words, the load circuit 8 is
supplied with -(I-I
C) current. When only one of the switches 2 and 3 receives the switching current I,
substantially all current drawn by the turned-ON switch is supplied only from the
current mirror 5. The load 8 is thereby supplied with no current to be disconnected
from the output terminal 1 with respect to current.
[0016] Thus, the load circuit 8 is supplied with a current of (I-I
C), -(I-I
C), or 0 (zero) in accordance with ON/OFF states of the switches 2 and 3.
[0017] With reference to Fig. 2, a phase locked oscillator 100 is shown, in which the circuit
12 according to another embodiment of the present invention is used as a charge pump
circuit (called hereinafter "CP"). A voltage controlled oscillator (VCO) 10 as a frequency
variable oscillator generates an oscillation signal f
OUT which is in turn supplied to a first input terminal of a phase comparator (PC) 11.
The PC 11 also has a second input terminal supplied with an input signal f
IN and compares the phases between the signals f
IN and f
OUT to produce phase comparison outputs V₁ and V₂. The CP 12 responds to the comparison
outputs V₁ and V₂ and charges, discharges or disconnects a low-pass filter (LPF) 13.
The output V₃ of the LPF 13 is fed back to the VCO 10. The frequency of the oscillation
signal f
OUT is thereby controlled so that the phase thereof is locked to that of the input signal
f
IN.
[0018] In the CP 12, the comparison outputs V₁ and V₂ derived from the PC 11 are supplied
respectively through input terminals 125 and 126 to the bases of NPN transistors Q₁₀
and Q₁₂ whose collectors are connected in common to an output terminal 124. The transistors
Q₁₀ and Q₁₂ cooperate respectively with NPN transistors Q₉ and Q₁₁ to constitute a
differential circuit. The common emitter connection of the transistors Q₉ and Q₁₀
and that of the transistors Q₁₁ and Q₁₂ are connected respectively to the collectors
of NPN transistors Q₄ and Q₅. The bases of the transistors receive a bias voltage
V
B from a bias source 122 and the collectors thereof are connected to a power supply
terminal 123 receiving a positive voltage +V. The emitters of the transistors Q₄ and
Q₅ are grounded via resistors R₃ and R₄ and the bases thereof are connected in common
to the base of an NPN transistors Q₁. The emitter of the transistor Q₁ is grounded
via a resistor R₁ and the collector thereof is connected to a current source 121 generating
a reference current I
ref. The collector of Q₁ is also connected to its base via a base-emitter path of an
NPN transistor Q₂ having its collector connected to the terminal 123. Accordingly,
the transistors Q₁, Q₂, Q₄ and Q₅ constitutes a current mirror circuit, so that the
transistors Q₄ and Q₅ produces their collector current relative to the reference current
I
ref. In this embodiment, the resistors R₁, R₃ and R₄ are designed to take the same resistance
value and the transistors Q₁, Q₄ and Q₅ have the same emitter area. Therefore, the
collector currents of the transistors Q₄ and Q₅ are substantially equal to the reference
current I
ref, and thus denoted by "I
ref".
[0019] When the comparison output V₁ is larger in voltage than the bias voltage V
B, the transistors Q₉ and Q₁₀ are turned OFF and ON, respectively. At this time, the
collector current I
ref of the transistor Q₄ is equal to the emitter current of the transistor Q₁₀ that is
equal to the sum of its base and collector currents. Accordingly, the base and collector
currents I
B and I
C of the transistor Q₁₀ take values of I
ref/h
FE and (I
ref-I
B), respectively, where h
FE represents a current gain of the transistor Q₁₀. Since the CP 12 is fabricated as
an semiconductor integrated circuit device, all NPN transistors are matched with one
another and thus take the substantially same current gain h
FE. All PNP transistors are also matched with one another. Similarly, when the comparison
output V₂ is larger in voltage than the bias voltage V
B to turn the transistor Q₁₂ ON, the base and collector currents of Q₁₂ takes values
of I
ref/h
FE and (I
ref-I
B), respectively.
[0020] An NPN transistor Q₃ has it base connected to the base of the transistor Q₁ and its
emitter grounded via a resistor R₂. The emitter area of the transistor Q₃ is equal
to that of Q₁, and the resistor R₂ is equal to the resistor R₁. Therefore, the collector
current of Q₃ is substantially equal to the reference current I
ref, and thus denoted by "I
ref". The collector of the transistor Q₃ is connected to the collector of a PNP transistor
Q₆ and to the base of PNP transistor Q₇. The emitter of the transistor Q₆ is connected
via a resistor R₅ to the terminal 123 and the base thereof is connected to the collector
of Q₇ and to the base of a PNP transistor Q₈. The collector of the transistor Q₇ is
grounded. The emitter of the transistor Q₈ is connected via a resistor R₆ to the terminal
123 and the collector thereof is connected to the output terminal 124. The transistors
Q₆ to Q₈ and the resistors R₅ and R₆ constitutes a current mirror circuit. The sizes
of Q₆ to Q₈ are the same and the resistance values of R₅ and R₆ are equal to each
other.
[0021] Two NPN transistors Q₁₃ and Q₁₄ and a resistor R₇ are provided as a base current
compensation circuit in accordance with the present invention. The transistor Q₁₃
has the same emitter area as the transistor Q₁ and its base connected to the base
of Q₁. The resistor R₇ has the same resistance value as the resistor R₁ and is connected
between the emitter of Q₁₃ and the ground. Therefore, the collector current of the
transistor Q₁₃ is made substantially equal to the reference current I
ref, and thus denoted by "I
ref". The collector of Q₁₃ is connected to the emitter of the transistor Q₁₄ whose collector
is connected to the terminal 123. The base of Q₁₄ is connected to the emitter of the
transistor Q₈. As already mentioned above, the current gains of the transistors Q₁₀,
Q₁₂ and Q₁₄ are equal to one another. Therefore, a current having a value of I
ref/h
FE is supplied from the terminal 23 via the resistor R₆ to the transistor Q₁₄ as a base
current I
B. In other words, a part of a current that is to flow through the transistor Q₄ flows
into the transistor Q₁₄. As a result, the collector current of the transistor Q₈ takes
a value that is smaller than the reference current I
ref by the base current I
B. This value is thus represented by (I
ref-I
B).
[0022] Referring to Figs. 3A to 3C, a circuit operation of Fig. 2 will be described below.
There are three relationships between phases of the oscillation signal f
OUT and the input signal f
IN. The first relationship is that the phase of the oscillation signal f
OUT is coincident with that of the input signal f
IN as shown in Fig. 3A. The PC 11 inverts the first comparison output V₁ from a high
level to a low level in synchronism with the leading edge of the oscillation signal
f
OUT that appears during a high level period of time of the input signal. The first comparison
output V₁ is returned to the high level in synchronism with the falling edge of the
input signal f
IN. At this time, the PC 11 inverts the second comparison output V₂ from the low level
to the high level. The output V₂ is returned to the low level in synchronism with
the leading edge of the oscillation signal f
OUT that appears within a low level period of time of the input signal f
IN. As a result, a low level period of time of the first output V₁ and a high level
period of time of the second output V₂ are made equal to each other in the first phase
relationship, as shown in Fig. 3A.
[0023] When the first and second output V₁ and V₂ take the high level and the low level,
respectively, the transistor Q₁₀ is turned ON and the transistor Q₁₂ is turned OFF.
Only the transistor Q₁₀ produces its collector current of (I
ref-I
B) level. The transistor Q₈ also produces its collector current of (I
ref-I
B) level. Accordingly, an output current I₀ supplied via the output terminal 124 to
the LPF 13 takes a zero level as shown in Fig. 3A. In other words, the LPF 13 is disconnected
from the terminal 124 with respect to current.
[0024] When both of the outputs V₁ and V₂ take the low level to turn both of the transistors
Q₁₀ and Q₁₂ OFF, the collector current of the transistor Q₈ is supplied via the output
terminal 124 to the LPF 13. That is, the LPF 13 is charged by a current having a value
of (I
ref-I
B) as shown in Fig. 3A.
[0025] When both of the outputs V₁ and V₂ take the high level, both of the transistors Q₁₀
and Q₁₂ produce the collector current of (I
ref-I
B) level. Since the collector current of the transistor Q₁₀ is counteracted by the
collector current of the transistor Q₈, the transistor Q₁₂ draws the (I
ref-I
B) level current from the LPF 13 via the output terminal 124. In other words, the current
having a value of -(I
ref-I
B) is supplied to the LPF 13 to discharge it, as shown in Fig. 3A.
[0026] Since the charging and discharge periods of time are equal to each other, the output
V₃ of the LPF takes a first level represented by "V
L1" in Fig. 3A to maintain the first phase relationship between the oscillation signal
f
OUT and the input signal f
IN.
[0027] The second phase relationship is that the phase of the oscillation signal f
OUT delays as shown in Fig. 3B. In this case, the charging period of time of the LPF
13 is made longer than the discharging period of time thereof, as apparent from the
outputs V₁ and V₂ shown in Fig. 3B. The output V₃ of the LPF 13 thus takes a second
level denoted by "V
L2" in Fig. 3B and larger than the first level V
L1. The oscillator 10 is thereby controlled so that the phase of the oscillation signal
f
OUT is advanced by the second level output V₃.
[0028] The third phase relationship is that the phase of the oscillation signal f
OUT advances as shown in Fig. 3C. The discharging period of time of the LPF 13 is therefore
made longer than the charging period of time. The output V₃ of the LPF 13 is thereby
changed to a third level represented by "V
L3" in Fig. 3B and smaller than the first level V
L1. As a result, the phase of the oscillation signal f
OUT is made coincident with that of the input signal f
IN.
[0029] Referring to Fig. 4, still another embodiment of the present invention will be described,
wherein the same constitutents as those in Fig. 2 are denoted by the same reference
numerals and symbols to omit their further explanation and only the charge pump circuit
is shown.
[0030] In Fig. 4, the base current compensation circuit is composed of two NPN transistors
Q₂₀ and Q₂₁, three PNP transistors Q₂₂ to Q₂₄ and three resistors R₂₀ to R₂₂. The
transistor Q₂₀ has its base connected to the base of the transistor Q₁ and its emitter
grounded via the resistor R₂₀ and the emitter area thereof is equal to that of the
transistor Q₂₀. The resistor R₂₀ has the same resistance value as the resistor R₁.
Therefore, the transistor Q₂₀ produce its collector current that is substantially
equal to the reference current I
ref. The transistor Q₂₁ has its emitter connected to the collector of Q₂₀ and its collector
connected to the terminal 123. Accordingly, the base current of the transistor Q₂₁
takes a value of I
ref/h
FE, and thus denoted by "I
B". The transistors Q₂₂ to Q₂₄ and the resistors R₂₁ and R₂₂ constitute a current mirror
circuit receiving the base current I
B of the transistor Q₂₁ as its input current. The current gain of this current mirror
circuit, i.e. the ratio of the output current to the input current, is designed to
be 1. As a result, the collector current of the transistor Q₂₄ has a value that is
substantially equal to the base current of Q₂₁, and thus denoted by "I
B". The collector of the transistor Q₂₄ is connected to the emitter of the transistor
Q₃ to supply the base current I
B to the resistor R₂. Accordingly, the transistor Q₃ produces its collector current
having a value of (I
ref-I
B). This collector current is produced as an input current to the current mirror circuit
composed of the transistors Q₆ to Q₈ and the resistors R₅ and R₆. As a result, also
in this embodiment, the transistor Q₈ produces the (I
ref-I
B) level current.
[0031] The present invention is not limited to the above-described embodiments, but can
be modified and changed without departing from the scope and spirit of the present
invention.
1. A current output circuit comprising a plurality of input terminals receiving a
plurality of input voltage signals, respectively, a reference current source generating
a reference current, a plurality of first current-producing means coupled to said
reference current source each for producing a first current having a first amplitude,
an output terminal outputting an output current of a polarity determined by said input
voltage signals, a plurality of switching means coupled between said first current-producing
means and said output terminal, respectively, and having control terminals coupled
to said input terminals, respectively, for switching paths of said first current therebetween
in response to said input voltage signals at their control terminals, respectively,
to supply to said output terminal an output current of a first polarity having one
or more integer times of an amplitude which is said first amplitude of said first
current minus a second amplitude of a current spended by one of said switching means,
a second current-producing means coupled to said reference current source for producing
a second current having said first amplitude, a third current-producing means coupled
to said reference current source for producing a third current having said second
amplitude, and means coupled to said second and third current-producing means and
to said output terminal for substracting said third current from said second current
to supply to said output terminal an output current of a second polarity having an
amplitude which is said first amplitude of said second current minus said second amplitude
of said third current.
2. The circuit as claimed in claim 1, wherein each of said switching means includes
a first transistor having a base coupled to each of said input terminals, an emitter
coupled to said each of said first current-producing means and a collector coupled
to said output terminal.
3. The circuit as claimed in claim 2, wherein said third current-producing means includes
a second transistor having an emitter supplied with said reference current, a base
and a collector, said third current being produced as a base current of said second
transistor.
4. The circuit as claimed in claim 1, wherein each of said first and second current-producing
means comprises a current mirror circuit.
5. A current output circuit comprising a plurality of input terminals receiving input
signals, a first current mirror circuit having its input end supplied with a first
reference current and producing at its first and second output ends first and second
currents each having a first value, an output terminal, a plurality of first transistors
each having a base coupled to each of said input terminals and a collector-emitter
current path connected between said output terminal and each first output end of said
first current mirror circuit, a second transistor of the same conductivity type as
said first transistor having a base, an emitter connected to the second output end
of said first current mirror circuit and a collector connected to a potential point,
a second current mirror circuit having its input end supplied with a second reference
current and its control end connected to the base of said second transistor to receive
a base current of said second transistor and producing its output end a third current
having a second value that is smaller than said first value by said base current of
said second transistor, and means for connecting the output end of said second current
mirror circuit to said output terminal.
6. The circuit as claimed in claim 5, wherein each of said first and second reference
currents has said first value.
7. A transistor circuit comprising first, second and third current sources each producing
a reference current having a predetermined value, a first input terminal supplied
operatively with a first control signal, a second input terminal supplied operatively
with a second control signal, a first transistor of one conductivity type having its
emitter connected to said first current source, its collector connected to said output
terminal and its base connected to said first input terminal, a second transistor
of said one conductivity type having its emitter connected to said second current
source, its collector connected to said output terminal and its base connected to
said second input terminal, a power supply terminal, a third transistor of an opposite
conductivity type having its emitter coupled to said power supply terminal, its collector
connected to said third current source and its base, means for connecting the base
of said third transistor to the collector thereof, a fourth transistor of said opposite
conductivity type having its emitter coupled to said power supply terminal, its collector
connected to said output terminal and its base connected to the base of said third
transistor, and a base current compensation circuit including a fourth current source
producing a current having said predetermined value and a fifth transistor of said
one conductivity type having its emitter connected to said fourth current source,
its collector coupled to said power supply terminal and its base connected to the
emitter of said fourth transistor.
8. The transistor circuit as claimed in claim 7, further comprising a sixth transistor
of said one conductivity type having its emitter connected to the emitter of said
first transistor, its collector connected to said power supply terminal and its base
supplied with a bias voltage and a seventh transistor of said one conductivity type
having its emitter connected to the emitter of said second transistor, its collector
connected to said power supply terminal and its base supplied with said bias voltage.
9. A transistor circuit comprising a first input terminal supplied operatively with
a first switching control signal, a second input terminal supplied operatively with
a second switching control signal, an output terminal, first, second and third current
sources each producing a reference current, a first transistor having its base connected
to said first input terminal, its emitter connected to said first current source and
its collector connected to said output terminal, a second transistor of the same conductivity
type as said first transistor having its base connected to said second input terminal,
its emitter connected to said second current source and its collector connected to
said output terminal, a third transistor of the same conductivity type as said first
transistor having its emitter connected to said third current source, its collector
connected to a potential points and its base, a first current mirror circuit having
its input end connected to the base of said third transistor to receive a base current
thereof and producing at its output end a compensation current that is substantially
equal to said base current of said third transistor, a fourth transistor having its
base supplied with a bias voltage and its emitter connected to the output end of said
first current mirror circuit and to a reference point through impedance means and
producing at its collector a collector current that is smaller than said reference
current by said compensation current, a second current mirror circuit having its input
end connected to the collector of said fourth transistor and producing its output
end an output current that is substantially equal to said collector current, and means
for connecting the output end of said second current mirror circuit to said output
terminal.
10. A phase locked oscillator comprising a frequency variable oscillator generating
an oscillation signal, a phase comparator comparing a phase of said oscillation signal
with that of an input signal and producing first and second comparison outputs, a
low-path filter, a charge pump circuit charging or discharging said low-path filter
in response to said first and second comparison outputs, and means for feeding back
an output of said low-path filter to said frequency variable oscillator to control
the phase of said oscillation signal, said charge pump circuit including first and
second current sources each producing a first reference current, an output terminal
connected to said low-path filter, a first transistor having its base supplied with
said first comparison output and its collector-emitter current path connected between
said output terminal and said first current source, a second transistor having its
base supplied with said second comparison output and its collector-emitter current
path connected between said output terminal and said second current source, and a
third current source connected to said output terminal and producing a second reference
current that is smaller than said first reference current by a base current of said
first transistor.