BACKGROUND OF THE INVENTION
FIELD OF THE INVENTION
[0001] The present invention relates to a ceramic semiconductor device exhibiting a positive
temperature coefficient of resistance (hereinafter referred to as positive ceramic
semiconductor device) which can be used as heat generating elements of various types
or as current control elements in electric circuits.
DESCRIPTION OF THE RELATED ART
[0002] The hitherto known positive ceramic semiconductor device is typically of such a structure
which has a pair of electrodes each of a two - layer structure composed of a nickel
layer and a silver layer implemented by forming first the nickel layer on each of
upper and lower surfaces of a positive ceramic semiconductor substrate, and then forming
the silver layer over the surface of the nickel layer (reference may be made to JP-B-58-7044
and JP-A-47-2713).
[0003] In the hitherto known positive ceramic semiconductor device of the structure mentioned
above, there takes place so - called silver - migration phenomenon in which silver
constituents in the silver layer migrate along the surface of the substrate from the
electrode serving as positive pole toward the electrode serving as negative pole when
a predetermined potential difference is applied across the paired electrodes of positive
and negative poles, respectively. The migration of silver is significantly accelerated
in the atmosphere of high temperature and high humidity or moisture. This phenomenon
is often accompanied with formation of short - circuit between the electrodes, degrading
thus performance of the positive ceramic semiconductor device.
[0004] In the GB-A-2 2 146 488, a positive ceramic semiconductor device having a ceramics
plate and a pair of electrodes has been devised, each of the electrodes comprising
a first layer formed on the ceramics plate which is made of a non-silver material,
namely of nickel, brass or aluminum, and a second layer made of silver which is formed
on the first layer but having an area smaller than the area of the first layer so
that a gap space is formed between the first and the second layer. The silver migration
effect is prevented due to the exclusion of silver in the first layer of the positive
and negative electrode being in ohmic contact with the ceramics plate, and the gap
space formed by the specific structure of the first and second layers.
[0005] However, it is further observed in the known positive ceramic semiconductor devices
that when a current flows through the semiconductor substrate, the current flow is
locally concentrated, giving rise to a localized heat generation. As the result, crack
is produced in the ceramic semiconductor substrate due to thermal stress, possibly
incurring unwanted degradation in the mechanical strength of the substrate.
[0006] Under the circumstances, there exists a demand for improving the positive ceramic
semiconductor device so as to exhibit stable characteristics by suppressing as perfectly
as possible the silver - migration phenomenon and at the same time preventing the
thermal destruction of the semiconductor substrate due to the localized heat generation.
[0007] The present invention has been made with a view to satisfying the demand mentioned
above.
SUMMARY OF THE INVENTION
[0008] It is an object of the present invention to provide a positive ceramic semiconductor
device in which occurrence of the silver - migration phenomenon on the positive ceramic
semiconductor substrate de - scribed above is suppressed in a satisfactory manner,
and in which localized heat generation due to the current concentration in the electrically
conducting state is prevented to thereby protect the ceramic semiconductor substrate
against degradation in the mechanical strength.
[0009] With a view to achieving the abovementioned object, there is provided according to
one aspect of the present invention a positive ceramic semiconductor device comprising
a pair of electrodes formed on a positive ceramic semiconductor substrate, in which
one of the paired electrodes destined to serve as the positive pole is formed of an
electrically conductive alloy material containing silver and palladium of such a composition
in which the content of silver ranges from 40 wt.% (percent by weight) to 90 wt.%
while that of palladium ranges from 60 to 10 wt.%. In consideration of occurrence
of the silver - migration phenomenon more or less, current concentration due to interfacial
resistance making appearance on the positive ceramic semiconductor substrate and the
cost of palladium, it is preferred that the content of palladium in the silver - palladium
series should be in a range of 10 wt.% to 60 wt.%. Further, in view of the reliability
of performance and cost of the positive ceramic semiconductor device, the content
of palladium should more preferably be selected to be in a range of 20 wt.% to 30
wt.%.
[0010] According to another aspect of the invention, there is provided a positive ceramic
semiconductor device which has a pair of electrodes formed on a positive ceramic semiconductor
substrate and in which one of the paired electrodes serving as the positive pole is
formed of at least an electrically conductive layer constituted by silver particles
having respective surfaces deposited with solid solution layers of silver- palladium,
wherein the content of silver ranges from 80 wt.% to 98 wt.% with that of palldium
ranging from 20 wt.% to 2 wt.% in the silver - palledium series.
[0011] Preferred embodiments of the present invention are characterized in the sub-claims.
BRIEF DESCRIPTION OF THE DRAWINGS
[0012]
Fig. 1, Fig. 2, Fig. 3, Fig. 4 and Fig. 5 are vertical sectional views showing, respectively,
electrode structures of positive ceramic semiconductor devices according to basic
embodiments of the present invention;
Fig. 6 is a view showing graphically characteristics of the positive ceramic semiconductor
devices according to the basic embodiments of the invention for illustrating operative
features and effects thereof;
Fig. 7 is a view showing schematically a structure of an electrode of a positive ceramic
semiconductor device according to a modified embodiment of the present invention;
Fig. 8 and Fig. 9 are views showing characteristics of the modified embodiment of
the invention for illustrating operative features and effects thereof;
Fig. 10, Fig. 11, Fig. 12, Fig. 13 and Fig. 14 are vertical sectional views showing,
respectively, electrode structures of positive ceramic semiconductor devices according
to other modified embodiments of the present invention;
Fig. 15 and Fig. 16 are views showing characteristics of the positive ceramic semiconductor
devices according to the other modified embodiments of the invention;
Fig. 17 is a view for illustrating problems of the positive ceramic semiconductor
device;
Fig. 18, Fig. 19 and Fig. 20 are vertical sectional views showing, respectively, electrode
structures of positive ceramic semiconductor devices according to further modified
embodiments of the present invention; and
Fig. 21 is a view showing characteristics of the positive ceramic semiconductor devices
according to the further modified embodiments of the invention for illustrating action
and effects thereof.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0013] Figs. 1 to 5 show in vertical sections positive ceramic semiconductor devices implemented
according to basic embodiments of the present invention. Referring to Fig. 1, the
positive ceramic semiconductor device includes nickel layers 2 which are formed, respectively,
on both surfaces of a positive ceramic semicon - ductor substrate 1 in ohmic contact
therewith, and electrically conductive layers 5 constituted by silver- palladium alloy
layers, respectively, and formed on the nickel layers 2 in such a manner as to cover
the outer peripheral edge as well as the surfaces thereof. The substrate 1 is constituted
by a material of barium titanate series which exhibits a positive temperature coefficient
of resistance and has a Curie point at which resistance of the material increases
steeply at a predetermined temperature.
[0014] In the case of the abovementioned positive ceramic semiconductor device shown in
Fig. 1, the electrode destined to serve as the electrode of positive pole is realized
in a two - layer structure of the nickel layer 2 and the silver - palladium alloy
layer 5. In contrast thereto, a positive ceramic semiconductor device shown in Fig.
2 has the positive pole electrode which is constituted only by a single silver- palladium
alloy layer 5. It will however be noted that the negative pole electrode is of the
same structure as the one shown in Fig. 1.
[0015] In the case of a positive ceramic semiconductor device shown in Fig. 3, the positive
pole electrode is of the same structure as the one shown in Fig. 1. On the other hand,
the negative pole electrode is realized in a two - layer structure constituted by
a nickel layer 2 and a silver layer 3 similarly to that of the hitherto known positive
ceramic semiconductor device.
[0016] In a positive ceramic semiconductor device shown in Fig. 4, the positive pole electrode
is of the same structure as the one shown in Fig. 2 while the negative pole electrode
is realized similarly to that of the hitherto known device as in the case of the embodiment
shown in Fig. 3.
[0017] The positive ceramic semiconductor device shown in Fig. 5 differs from those shown
in Figs. 1 to 4 in that the positive ceramic semiconductor substrate is realized in
a ring - like configuration rather than the disk-like configuration adopted in the
devices shown in Figs. 1 to 4. The electrode structure of the embodiment shown in
Fig. 5 is identical with that of the device shown in Fig. 1.
[0018] Next, a method of fabricating the positive ceramic semiconductor device according
to the invention will be described in conjunction with the embodiment shown in Fig.
5, by way of example.
[0019] Both surfaces of a ring - like positive ceramic semiconductor substrate (fired product)
1 of a material belonging to barium titanate series and manufactured by a conventional
method are ground by an abrasive particulate material, e.g. abrasive particles of
silicon carbide. After cleansing, the ground substrate is dried.
[0020] Subsequently, an activated paste containing palladium chloride which may be the one
available under the trade name "K146" from Japan Kanizen Co. Ltd. is screen-printed
over both surfaces of the substrate. After drying, the paste is fired or baked at
a temperature of 400 ° C to 700 C.
[0021] After the baking process, the substrate is immersed in a nonelectrolyte plating bath
of Ni - P series to be plated with nickel. Thereafter, firing is performed at a temperature
of 200 ° C to 450 ° C, to thereby form nickel layers on both surfaces of the substrate,
respectively.
[0022] Subsequently, a paste containing silver particles of size less than 1 µm on an average
and palladium particles of 80nm (800 A)in size on an average is applied over each
of the nickel layers through screen printing, the resultant product being then baked
at a temperature of 600 ° C for 15 minutes, whereby silver and palladium are all transformed
to a solid solution constituting a two - element alloy.
[0023] It will be understood that the positive ceramic semiconductor devices shown in Figs.
1 to 4 can also be manufactured according to the process described above.
[0024] A plurality of specimens of the positive ceramic semiconductor devices manufactured
according to the process mentioned above and in which the proportion or ratio of contents
of silver and palladium was changed were prepared and examined in respect to the migration
proof property and the interfacial resistance. The results of the examination will
be described below.
[0025] Each of the positive ceramic semiconductor substrates employed in the specimen was
implemented in a ring - like configuration shown in Fig. 5 and has an outer diameter
of 35.0 mm, an inner diameter of 25.0 mm and a thickness of 2.5 mm. These specimens
were subjected to a continuous conduction withstanding test at a room temperature
by applying a voltage of 14 V continuously for 2000 hours in an air stream at a flow
rate of 20 g/sec.
[0026] The results of the test are illustrated in Fig. 6 in which distance covered by migration
is taken along the left-hand ordinate, while the interfacial resistance (AR) is taken
along the right-hand ordinate. The interfacial resistance is determined in accordance
with the following expression:

where R
Ni represents the resistance value of the positive ceramic semiconductor device (of
the configura - tion and dimensions mentioned above) which has, however, both electrodes
of positive and negative pole which are made of nicle (formed by baking at 300 ° C
for two hours), and R
Ni-Ag/Pd represents the resistance value of the positive ceramic semiconductor device having
positive and negative pole electrodes each realized in the two - layer structure of
the nickel layer and the silver - palladium alloy layer as described hereinbefore
in conjunction with the manufacturing method. Saying in another way, the interfacial
resistance (AR) represents in terms of ratio the difference between the resistance
value of the nickel electrode employed as the reference value and that of the electrode
according to the invention.
[0027] It will be seen from Fig. 6 that significant change occurs in the silver - migration
phenomenon across a boundary corresponding to the content of palladium of 10 wt.%
and that no migration phenomenon takes place in a range in which the content of palladium
is not less than 10 wt.%.
[0028] The maximum coverage distance of the migration is about 1.5 mm in the hitherto known
positive ceramic semiconductor device, which means very poor performance of the device.
[0029] On the other hand, the interfacial resistance is increased progressively as the content
of palladium increases beyond the ratio of about 40% with the rate of increasing in
the interfacial resistance becoming significant when the content of palladium increases
beyond 60%.
[0030] It should be noted that the interfacial resistance is definitely determined in dependence
on the electrode structure. Accordingly, the aforementioned expression holds true
for the positive ceramic semiconductor device shown in Fig. 1 since this device differs
from the one shown in Fig. 5 only in respect to the geometrical configuration. However,
in the case of the positive ceramic semiconductor device shown in Fig. 3 in particular,
the resistance value of the electrode as used must be substituted for R
Ni -
Ag
/Pd in the aforementioned expression.
[0031] Thus, the characteristic curve of the interfacial resistance of the positive ceramic
semiconductor device shown in Fig. 3 differs from the one illustrated in Fig. 6. However,
the content ratio of 60 wt.% defining the upper limit of the allowable palladium content
range delimited due to the interfacial resistance also applies valid to the device
shown in Fig. 3 similarly to the one shown in Fig. 5. In the case of the embodiments
shown in Figs. 2 and 4, respectively, the electrode structure is in non-ohmic contact
without incorporating the Ni -layer. Thus, it is impossible to measure the interfacial
resistance. Accordingly, the interfacial resistance was determined on the basis of
the rush current, from which it has been found that the content ratio of 60 wt.% of
palladium defines the upper limit of the allowable content range for palladium also
in these embodiments.
[0032] The positive ceramic semiconductor devices according to the embodiments of the invention
described above are excellent in respect to corrosionproof property when used in gasoline
in view of the fact that palladium exhibits high withstanding capability and durableness
to sulfur and chlorine. Accordingly, these positive ceramic semiconductor devices
can be used in gasoline in the exposed condition without need for protecting the electrodes.
[0033] As will be appreciated from the foregoing description, the positive ceramic semiconductor
device according to the invention resides in a structure which includes a pair of
electrodes provided on both surfaces of the positive ceramic semiconductor substrate,
the one of the paired electrodes to serve as the positive pole electrode is formed
of an electrically conductive alloy material containing silver and palladium, wherein
composition of the silver - palladium series is so selected that the content of silver
lies within a range of 40 wt.% to 90 wt.% while that of palladium is in a range of
60 wt.% to 10 wt.%.
[0034] In the illustrated embodiments, the migration - proof property is enhanced as the
content of palladium increases, and no migration phenomenon takes place any more when
the content of palladium is increased beyond 10 wt.%. If the content of palladium
greater than 40 wt.% is employed, the interfacial resistance makes appearance between
the positive ceramic semiconductor substrate and the electrode, giving rise to corresponding
reduction in the rush current, while the surface resistance is increased to decrease
the contact region to a point contact, providing a cause for the current concentration.
Besides, increased content of palladium makes the positive ceramic semiconductor device
more expensive. Thus, from the practical and economical viewpoint, it is preferred
that the content of palladium should not go beyond 60 wt.%.
[0035] In brief, the content of palladium in the silver - palladium series should preferably
be in a range of 10 wt.% to 60 wt.% and more preferably in a range of 20 wt.% to 30
wt.% when considering the reliability in performance and the cost involved.
[0036] As described hereinbefore, the silver-migration phenomenon propagates from the positive
pole electrode toward the negative pole electrode. Accordingly, the silver-migration
phenomenon can be prevented by using the electrically conductive material of silver
- palladium series according to the invention in forming the positive pole electrode
even when the negative pole electrode is of the conventional structure. The positive
pole electrode may be realized either in a two - layer structure composed of a nickel
layer formed on the surface of a positive ceramic semiconductor substrate and a silver
- palladium alloy layer formed on the nickel layer or in a single - layer structure
composed of a silver - palladium alloy layer formed on the surface of the positive
ceramic semiconductor substrate.
[0037] The negative pole electrode may be realized in a two - layer structure composed of
a nickel layer and a silver layer formed thereon or in the same two - layer structure
as that of the positive pole electrode.
[0038] The present invention is not restricted to the illustrative basic embodiments described
above but susceptible to various modifications as mentioned below.
1) Third constituent or component such as various types of frits, bismuth or the like
may be added in addition to silver and palladium for enhancing the bonding strength,
brazing feasibility and other properties.
2) As the method of fabricating the electrode containing silver and palladium, there
may be adopted a sputtering method, chemical vapor deposition (CVD), vacuum evaporation
and others in addition to the paste printing method.
3) The nickel layer may be replaced by other metal layer capable of forming ohmic
contact with the substrate 1 such as, for example, aluminum and bronze.
4) The geometry of the positive ceramic semiconductor device is neither restricted
to the disk-like configuration nor the ring - like configuration but may be of any
given shape inclusive of a honeycomb structure having a number of through - holes
in the axial direction.
5) The pair of electrodes may be formed on one surface of the positive ceramic semiconductor
substrate with a distance between the electrodes instead of forming the electrodes
on both opposite surfaces of the substrate, respectively.
[0039] Now, description will be made of a modified embodiment of the present invention.
The structure of the basic embodiments described above suffers a problem in that when
a current is supplied to the positive ceramic semiconductor device according to the
basic embodiment of the invention, the current flow tends to concentrate at a location
to bring about a local heat generation, as a result of which the ceramic semiconductor
substrate might be cracked to decrease the mechanical strength. With the modified
embodiment, it is intended to eliminate such shortcoming.
[0040] A structure characterizing the modified embodiment of the invention is shown in Fig.
7. More sepcifically, this figure shows a structure of the aforementioned electrically
conductive layer constituting the electrode according to the invention on an enlarged
or microscopical scale. According to the teaching incarnated in the modified embodiment,
an electrically conductive layer 15 is formed of silver particles 15a each having
a surface coated with a solid solution layer of silver and palladium 15b. This electrically
conductive layer 15 is used in place of the electrically conductive layer 5. Hereinafter,
this layer 15 will be referred to as the silver - silver/palladium layer 15.
[0041] With respect to other structural features, the positive ceramic semiconductor device
according to the modified embodiment is utterly same as those of the basic embodiments
shown in Figs. 1 to 5. Besides, the method of manufacturing the positive ceramic semiconductor
device according to the modified embodiment under consideration is substantially same
as the method of the basic embodiments described hereinbefore except that a prepared
paste containing silver and palladium is screen - printed on the nickel layers formed
on both surfaces of the ceramic semiconductor substrate and baked at a temperature
of 600 ° C for 15 minutes. According to a method of preparing the aforementioned paste,
silver powder having particle size of 2 µm to 3 µm on an average and palladium powder
having particle size of 80nm (800 Å) on an average are mixed at a ratio of 90 wt.%
of silver and 10 wt.% of palladium to form a silver - palladium powder mixture. The
resultant powder is dispersed homogeneously in an organic binder (e.g. ethyl cellulose)
to prepare the paste.
[0042] The silver-silver/palladium layer 15 obtained after baking the paste was analyzed
through X-ray diffraction. It has been observed that peaks of intensity occur at silver
and silver/palladium solid solution (forming an alloy). Thus, it is determined that
the surface of each silver particle is formed with a layer of silver/palladium solid
solution.
[0043] Although the past preparing method has been described in conjunction with the positive
ceramic semiconductor device shown in Fig. 5, the devices shown in Figs. 1 to 4 can
be fabricated according to the manufacturing method described just above.
[0044] A plurality of specimens of the positive ceramic semiconductor devices manufactured
through the process mentioned above in which the proportion of contents of silver
and palladium was changed were prepared and examined in respect to the migrationproof
property and the surface resistance. The results of the examination will be described
below.
[0045] Each of the specimens was implemented in a ring - like configuration shown in Fig.
5 and had an outer diameter of 35.0 mm, an inner diameter of 25.0 mm and a thickness
of 2.5 mm. These specimens were subjected to a continuous conduction withstanding
test at a room temperature by applying voltage of 14 V continuously for 2000 hours
in an air stream at a flow rate of 20 g/sec. The substrate of each specimen had a
resistance of 1.5 9 at 20 ° C.
[0046] The results of the test are illustrated in Fig. 9, in which distance covered by the
migration is taken along the left - hand ordinate, while the surface resistance is
taken along the right-hand ordinate. The surface resistance (Q) was measured by contacting
probes to the electrode surface at two discrete points.
[0047] Referring to Fig. 9, it will be seen that the migrationproof property undergoes significant
change across a boundary corresponding to the palladium content of 2 wt.% in the silver
- palladium series. When the content of palladium increases beyond this boundary,
no migrationphenomenon takes place at all. In contrast, the surface resistance of
the electrode itself is progressively increased. When the content of palladium exceeds
20 wt.%, change in the surface resistance becomes more significant. On the other hand,
so long as the content of palladium is within a range of 5 wt.% to 10 wt.%, no migration
phenomenon takes place at all with the surface resistant being substantially zero,
indicating excellent performance of the positive ceramic semiconductor device.
[0048] As will be appreciated from the above description, the positive ceramic semiconductor
device according to the embodiment described just above includes a pair of electrode
provided on a positive ceramic semiconductor substrate, one of the paired electrodes
which is to serve as the electrode of positive pole being constituted by at least
an electrically conductive layer containing silver particles having respective surfaces
formed with silver - palladium solid - solution layers, wherein content of silver
in the silver and palladium series is so selected as to lie within a range of 80 wt.%
to 98 wt.% while that of palladium is in a range of 20 wt.% to 2 wt.%.
[0049] According to this embodiment, the electrode to serve as the positive pole is composed
of the electrically conductive layer constituted by silver particles having surfaces
formed with solid - solution layers containing silver and palladium. In this connection,
it should however be noted that the composition of silver and palladium as a whole
exerts significant influence to the characteristics of the positive ceramic semiconductor
device.
[0050] More specifically, no migration phenomenon takes place when the content of palladium
exceeds 2 wt.%. However, when the content of palladium exceeds 15 wt.%, the surface
resistance of the electrode itself becomes progressively increased. Beyond 20 wt.%
of palladium content, the increasing rate of the surface resistance becomes significant,
involving significant tendency of the current concentration.
[0051] Accordingly, the content of palladium should preferably be so selected as to be in
a range of 2 wt.% in consideration of the migrationproof property and the surface
resistance. Further, from the standpoint of reliability in performance and cost, the
content of palladium should more preferably lie within a range of 5 wt.% to 15 wt.%.
[0052] It should further be added that in the electrically conductive layer constituting
the positive pole electrode according to the instant embodiment, the solid solution
layer containing silver and palladium need not be formed on the surfaces of all the
silver particles. For example, integral solid solution particles of silver and palladium
may be present in a sparsely dispersed state.
[0053] Also in case of the positive ceramic semiconductor device according to the instant
embodiment, the silver - migration phenomenon takes place in the direction toward
the negative pole from the positive pole. Accordingly, the silver-migration phenomenon
can be prevented from occurrence by realizing only the positive pole electrode in
the inventive structure described above even when the negative pole electrode is of
a conventional structure. Further, the positive pole electrode may be implemented
in the two - layer structure composed of the nickel layer formed on the surface of
the positive ceramic semiconductor substrate and the material layer of the composition
according to the invention described above, respec - tively.
[0054] The instant embodiment is susceptible to various version as in the case of those
described hereinbefore and can assure advantageous effects similar to those attained
by the basic embodiment. In a version of the instant embodiment, a modification mentioned
below may be effectuated.
[0055] 6) It is possible to prepare the paste containing silver and palladium by mixing
a prepared silver paste and a prepared palladium paste in advance.
[0056] Additionally, another advantageous effect may be seen in that when compared with
the electrode formed totally of the silver - palladium solid solution the surface
resistance of the positive pole electrode can be made significantly low due to the
presence of silver because the silver - palladium solid solution layer is formed only
on the surface of the silver particle. Consequently, upon current flow through the
aforemen - tioned electrically conductive layer, the current can flow through the
whole electrode due to the presence of silver, whereby such undesirable phenomenon
can be positively avoided that current concentration on a localized conducting point
which would occur in the case of the electrically conductive layer formed totally
of the integral silver-palladium solid solution and presenting great surface resistance
takes place to produce crack in the semiconductor substrate due to localized heat
generation, thus enfeebling the mechanical strength of the substrate.
[0057] The following description is directed to further modified embodiments of the present
invention which also tackle the problem of the mechanical strength of the substrate
being enfeebled in the case of the positive ceramic semiconductor devices implemented
according to the basic embodiment.
[0058] Now, the preferred working modes of the further modified embodiments will be described
by referring to Figs. 10 to 14 in which like components are designated by like reference
symbols.
[0059] In Fig. 10, an ohmic-contacted electrically conductive layer is realized in a two-layer
structure constituted by a nickel layer 2 formed directly on each surface of a positive
ceramic semiconductor substrate 1 in ohmic contact therewith and an intermediate layer
6 of an electrically conductive metal material formed on the nickel layer 2, wherein
the intermediate layer 6 is formed of the metal material having a high electric conductivity
when compared with that of an electrically conductive layer 5 containing a silver
- palladium alloy (hereinafter referred to as silver - palladium or Ag - Pd alloy
layer). Thus, the positive and negative pole electrodes of the device shown in Fig.
10 are realized in a three - layer structure inclusive of the intermediate layer 6.
[0060] According to the instant embodiment under consideration, the intermediate layer 6
may be formed on one or more materials selected from a group consisting of silver,
aluminum, tin and bronze.
[0061] When the intermediate layer 6 is to be formed of silver, it is required that the
silver - palladium alloy layer 5 be so formed as to cover the whole peripheral edge
portion of the intermediate layer 6 (refer to Fig. 10). If the outer peripheral edge
portion of the intermediate layer 6 formed of silver is exposed, then the problem
of the silver - migration will arise again. Of course, in practice, only partial exposure
of the outer peripheral edge of the intermediate layer 6 in the course of manufacturing
process gives rise to no problem so far as the exposure is within a tolerable range.
On the other hand, when the intermediate layer 6 is formed of tin or bronze, it is
not required to cover the whole outer peripheral edge of the intermediate layer 6
with the silver - palladium alloy layer 5, since the silver - migration phenomenon
is difficlt to occur with these materials.
[0062] As a version of the instant embodiment under consideration, the electrode of the
paired ones which is to serve as the negative pole may be of course realized in a
two - layer structure including a nickel layer 2 formed directly on the substrate
1 in ohmic contact therewith and a silver layer 3 formed on the nickel layer 2, as
is shown in Fig. 11.
[0063] As another version of the instant embodiment, the ohmic-contacted electrically conductive
layer is not restricted to the two - layer structure but may be constituted by a single
layer 7 ohmic - contacted to the substrate 1 and formed of a metal material having
a high resistance as compared with that of the silver- palladium alloy layer. In that
case, the positive pole electrode is of a two - layer structure. Although the negative
pole electrode is of a two - layer structure in the device shown in Fig. 12, it goes
without saying that this negative pole electrode can be realized in the structure
shown in Fig. 10 or 11. The metal material mentioned above may be selected from a
group of materials including aluminum, tin, bronze and silver as main components thereof,
respectively. The material containing silver as the main component may be added with
one or more components selected from a group consisting of tin, antimony, zinc, aluminum
and the like.
[0064] Fig. 13 shows another version of the embodiment shown in Fig. 10 according to which
the positive pole electrode is constituted only by the single layer 5 of silver -
palladium alloy. In this device shown in Fig. 13, the negative pole electrode is realized
in a three - layer structure including a nickel layer 2 formed directly on the substrate
1 in ohmic contact therewith, an intermediate silver layer 6 formed on the nickel
layer 2 so as to cover the outer peripheral edge of the nickel layer 2, and the silver
- palladium alloy layer 5 formed on the intermediate layer 6.
[0065] Needless to say, the intermediate layer 6 shown in Fig. 13 may be formed of an element
selected from a group of aluminum, tin and bronze in place of silver. Alternatively,
a layer of a material or composition having in combination the characteristics of
the intermediate layer 2 and the nickel layer 6 may be formed on the substrate and
the silver-palladium is then formed on the abovementioned layer to thereby implement
the negative pole electrode in a two - layer structure. In this manner, there can
be realized the same electrode structure as the one shown in Fig. 12.
[0066] According to the embodiments under consideration, the composition of the silver -
palladium alloy layer is so selected that the content of silver lies within a range
of 40 wt.% to 90 wt.% while that of palladium is in a range of 60 wt.% to 10 wt.%.
As the content of palladium increases, the migrationproof property becomes increased
as is illustrated in Fig. 16. In this context, it will be noted that when the content
of palladium exceeds 10 wt.%, the silver-migration phenomenon takes place no more.
In contrast, in the range of the palladium content greater than 40 wt.%, the interfacial
resistance makes appearance between the positive ceramic semiconductor substrate and
the electrode, involving reduction in the rush current, while the contact between
the electrode and the substrate tends to assume the form of a point contact, providing
a cause for the current concentration. Besides, cost of the device increases as a
function of the content of palladium. Under the circumstances, it is desirable that
the content of palladium be smaller than 60 wt.%.
[0067] Thus, the content of palladium of the silver - palladium series employed in the devices
according to the embodiments described above should preferably be within a range of
10 wt.% to 60 wt.% and more preferably in a range of 20 wt.% to 30 wt.% from the standpoint
of the reliability in performance and cost of manufacture.
[0068] Next, a method of manufacturing the positive ceramic semiconductor device according
to the embodi - ment under consideration will be described below in detail.
[0069] Both surfaces of a ring - like positive ceramic semiconductor substrate (fired product)
of a material belonging to barium-titanate series and manufactured by a conventional
method are ground by an abrasive particulate material, e.g. abrasive particles of
silicon carbide. After cleansing, the ground substrate is dried.
[0070] Subsequently, an activated paste containing palladium chloride which may be the one
available under the trade name "K146" from Japan Kanizen Co. Ltd. is screen-printed
over both surfaces of the substrate. After drying, the paste is baked at a temperature
of 400 ° C to 700 C.
[0071] After the baking, the substrate is immersed in a nonelectrolyte plating bath of Ni
- P series to be plated with nickel. Thereafter, firing is performed at a temperture
of 200 ° C to 450 C, to thereby form nickel layers on both surfaces of the substrate,
respectively.
[0072] Subsequently, a silver paste is screen - printed on nickel layers formed on both
surfaces of the substrate. After drying, the interim product is baked at 750 ° C for
15 minutes. Thereafter, the sub - product is boiled in 1,1,2 -trichloro - 1,2,2 -
trifluoroethane commercially available under the trade name "DIFLON S3" for two minutes,
being followed by cleansing and then drying at a temperature of 120 ° C for 5 minutes.
[0073] Next, a paste containing silver particles of size not greater than 1 µm on an average
and palladium particles of 80 nm (800 Å) on an average (the content of palladium is
20 wt.% in Ag - Pd series) is screen - printed on the silver layers on both surfaces
of the substrate and fired or baked at a temperature of 600 ° C for 15 minutes. Through
this baking or firing process, silver and palladium are transformed to complete or
integral solid solution forming a two-component alloy.
[0074] The structure of the positive ceramic semiconductor device obtained through the process
described above is shown in Fig. 14.
[0075] The mechanical strength of the semiconductor substrate of the device of the structure
shown in Fig. 14 was examined comparatively with that of a specimen for reference.
In the devices undergone the strength test, the substrate was of a ring - like shape
having an outer diameter of 35.0 mm, an inner diameter of 25.0 mm and a thickness
2.5 mm and had a resistance of 1.5 9 at a room temperature (20 ° C). On the other
hand, the specimen for reference had positive and negative pole electrodes each of
a two - layer structure including a nickel layer formed on the substrate and a Ag
- Pd alloy layer (content of Pd is 20 wt.% in Ag - Pd series) formed on the nickel
layer so as to cover the outer peripheral edge portion thereof.
[0076] The test was performed by applying a voltage of 24 V between the positive and negative
pole electrodes for one minute and measuring the tensile strength (N [kg.f]) of the
semiconductor substrate by means of an autograph device.
[0077] The results of the test are illustrated in Fig. 15 in which the data of strength
derived from the devices undergone no voltage application are shown for comparison
purpose. As will be seen from Fig. 15, the positive ceramic semiconductor device according
to the embodiment of the invention has a high tensile strength as compared with the
specimen for reference, which strength is on the substantially same order as that
of the device undergone no voltage application. The test has thus proved that the
positive ceramic semiconductor device according to the instant embodiment of the invention
can enjoy an excellently high mechanical strength.
[0078] A plurality of specimens of the positive ceramic semiconductor devices manufactured
through the process mentioned above in which the proportion of contents of silver
and palladium was changed were examined in respect to the migrationproof property
and the interfacial resistance. The results of the examination will be described below.
[0079] The specimens were implemented in the same configuration and dimensions as described
above and subjected to a continuous current conduction withstanding test at a room
temperature by applying a voltage of 14 V continuously for 2000 hours in an air ventilation
at a flow rate of 20 g/sec.
[0080] The results of the test are illustrated in Fig. 16, in which distance (mm) covered
by the migration is taken along the left - hand ordinate, while the interfacial resistance
is taken along the right-hand ordinate. The interfacial resistance (Q) was determined
in accordance with the following expression:

where R
Ni represents the resistance value of a positive ceramic substrate device (of the same
configuration and geometrical dimensions) having positive and negative pole electrodes
formed of nickel (baked at 300 ° C for two hours), and R
Ni -
Ag -
Ag
/Pd represents the resistance value of the positive ceramic substrate device having the
positive and negative pole electrodes each of the three layer structure including
the nickel layer, the silver layer and the silver- palladium alloy layer as described
hereinbefore in conjunction with the manufacturing method. In other words, the interfacial
resistance (AR) represents in terms of ratio the difference between the resistance
of the nickel electrode serving as a reference value and that of the electrode according
to the invention.
[0081] It will be seen from Fig. 16 that significant change occurs in the migration phenomenon
across a boundary corresponding to the content of palladium of 10 wt.% and that no
migration phenomenon takes place in a range in which the content of palladium is not
less than 10 wt.%.
[0082] The maximum coverage distance of migration is about 1.5 mm in the hitherto known
positive ceramic semiconductor device, which means very poor performance of the device.
[0083] On the other hand, the interfacial resistance is increased progressively as the content
of palladium increases beyond the ratio of about 40 wt.% with the rate of increasing
in the interfacial resistance becoming significant when the content of palladium goes
beyong 60 wt.%.
[0084] It should be noted that the interfacial resistance is definitely determined in dependence
on the electrode structure of the positive ceramic semiconductor device. Accordingly,
the aforementioned expression holds true for the positive ceramic semiconductor device
shown in Fig. 14 since this device differs from the one shown in Fig. 15 only in respect
to the geometrical configuration. However, in the case of the positive ceramic semiconductor
substrate shown in Fig. 11 in particular, the relevant resistance value must be substituted
for R
Ni -
Ag
/Pd in the aforementioned expression.
[0085] Thus, the characteristic curves of the interfacial resistance of the positive ceramic
semiconductor devices shown in Figs. 11 and 12 differ from the one illustrated in
Fig. 16. However, the content ratio of 60 wt.% defining the upper limit of the allowable
palladium content range delimited due to the interfacial resistance applies valid
to the device shown in Fig. 14. In the case of the embodiment shown in Fig. 13, the
electrode structure is non - ohmic without incorporating the Ni - layer. Thus, it
is impossible to measure the interfacial resistance. Accordingly, the interfacial
resistance was determined on the basis of the rush current, from which it has been
found that the content ratio of 60 wt.% of palladium defines the upper limit of the
allowable content range for palladium also in the case of this embodiment.
[0086] The instant embodiment is susceptible to various versions as in the case of those
described herein - before and can assure advantageous effects similar to those attained
by the basic embodiment. In a version of the instant embodiment, a modification mentioned
below may be effectuated.
7) Although it has been described that the silver layer (intermediate layer) and the
silver - palladium alloy are formed on the nickel layer through two discrete firing
or baking processes, it is possible to form those layers through a single baking process
by appropriately selecting the material of the intermediate layer, the baking temperature,
the baking duration and other factors.
[0087] Next, a further modified embodiment of the present invention will be described, which
embodiment is also intended to avoid the lowering in the mechanical strength of the
positive ceramic semiconductor substrate.
[0088] After intensive and extensive studies performed for making clear the cause for the
unwanted lowering of the mechanical strength of the substrate mentioned above, the
following fact has been found.
[0089] In the electrode constituted by at least an electrically conductive alloy material
containing silver and palladium, silver is usually covered with an oxide film. In
this connection, it is noted that the oxide film, i.e. silver oxide is a p-type semiconductor.
In contrast, the positive ceramic semiconductor substrate is an n-type semiconductor.
Thus, the boundary interface where the oxide film and the substrate are contacted
with each other forms a p - hetero-junction. Consequently, the electrode formed by
using the material mentioned above presents non - ohmic contact to the positive ceramic
semiconductor substrate.
[0090] More sepcifically, as shown in Fig. 17, when the negative pole electrode to be provide
on the positive ceramic semiconductor substrate 101 is realized in a two - layer structure
including a nickel layer formed on the substrate 101 in ohmic contact therewith and
the aforementioned silver-palladium layer containing silver and palladium which is
formed on the nickel layer 102 and the substrate 101 so as to cover the outer peripheral
edge portion of the nickel layer 102, a current io which should inherently flow through
the non - ohmic contact portions of the silver - palladium layer 105 and the substrate
101 is suppressed to a current value i
i which is extremly smaller than i
o.
[0091] Consequently, a current i in excess (i.e. current value of io minus ii ) flows through
the outer peripheral edge of the nickel layer 102 ohmic-contacted to the nickel layer,
as the result of which a localized heat generation occurs at the outer peripheral
edge of the nickel layer 102 due to the excessive current flow of i + io.
[0092] The fact that the tendency of localized heat generation is observed significantly
in the negative pole electrode has been confirmed by emans of an infrared temperature
analyzer (also called thermoviewer).
[0093] Due to the local heat generation metnioned above, temperature of the substrate 101
is locally increased, bringing about a correspondingly increased resistance in the
locally heated region. Under the cirumstance, the concentration of electric current
is involved to increase further the temperature, giving rise to generation of cracks
and hence degradation in the mehcanical strength of the substrate.
[0094] Now, the embodiment of the invention made with the aim for tackling the above problem
will be described in detail. Figs. 18 to 20 are sectional views showing positive ceramic
semiconductor devices according to the instant embodiment. In these figures, same
or like elements are denoted by same reference symbols.
[0095] First referring to Fig. 18, the semiconductor device comprises a positive ceramic
semiconductor substrate 1 having each surface formed with a nickel layer 2 in ohmic
contact therewith and an electrically conductive layer 25 containing silver, palladium
and a base metal and formed on the nickel layer 2 so as to cover the peripheral edge
thereof. The substrate 1 is formed of a material belonging to barium-titanate series
having a positive temperature coefficient of resistance and a Curie point at which
the resistance value increases steeply at a predetermined temperature.
[0096] In the semiconductor device shown in Fig. 19, the positive pole electrode is realized
in a single layer structure constituted only by the aforementioned electrically conductive
layer 25, while the negative pole electrode is realized in a same structure as that
of the device shown in Fig. 18.
[0097] In the semiconductor device shown in Fig. 20, the positive ceramic semiconductor
device 1 is configured in a ring - like structure in contrast to the disk - like structures
of the devices shown in Figs. 18 and 19. The electrode structure is same as that of
the device shown in Fig. 18.
[0098] Now, a method of manufacturing the positive ceramic semiconductor device according
to the instant embodiment will be described on the assumption that the method is applied
to the manufacturing of the device shown in Fig. 20.
[0099] Both surfaces of a ring - like positive ceramic semiconductor substrate (fired product)
of a material belonging to barium-titanate series and manufactured by a conventional
method are ground by an abrasive particulate material, e.g. abrasive particles of
silicon carbide. After cleansing, the ground substrate is dried.
[0100] Subsequently, an activated paste containing palladium chloride which may be the one
commercially available under the trade name "K146" from Japan Kanizen Co. Ltd. is
screen-printed over both surfaces of the substrate. After drying, the paste is baked
at a temperature of 400 ° C to 700 C.
[0101] After the baking, the substrate is immersed in a nonelectrolyte plating bath of Ni
- P series to be plated with nickel. Thereafter, firing is performed at a temperature
of 200 ° C to 450 ° C, to thereby form nickel layers on both surfaces of the substrate,
respectively.
[0102] An Ag - Pd - base metal powder mixture containing silver (Ag) powder and palladium
(Pd) powder and added with one of pulverized tin (Sn), indium (In) and/or gallium
(Ga), nickel (Ni), antimony (Sb) and aluminum (At) is prepared and added with glass
frits to prepare an Ag - Pd - base metal paste by a conventional method.
[0103] The paste thus prepared is then screen - printed on the nickel layer of the substrate
and baked at a temperature of 600 ° C for 15 minutes in a baking furnace to form the
electrically conductive layer of the Ag - Pd - base metal series.
[0104] The structure of the positive ceramic semiconductor device manufacture through the
processed described above is shown in Fig. 20.
[0105] A plurality of specimens of the positive ceramic semiconductor devices prepared according
to the method described above and in which types of base metals as well as amounts
of addition and the content ratios of silver and palladium are varied from one to
another were prepared and tested in respect to the interfacial resistance, the migrationproof
property, the strength of the positive ceramic semiconductor substrate and the moistureproof
property, the results of the test being shown in the tables 1 to 5.
[0106] Each of the specimens is 35 mm in outer diameter, 25 mm in inner diameter and 2.5
mm in thickness and has a resistance of 1.5 9 at a room temperature (20 ° C). With
regard to the electrode structures of the specimens, the nickel layer is 33 mm in
outer diameter, 27 mm in inner diameter while the electrically conductive layer formed
on the nickel layer is 35 mm in outer diameter and 25 mm in inner diameter.
[0107] Methods for evaluating the specimens are as follows:
Concerning Interfacial Resistance
[0108] This interfacial resistance is given in terms of ratio by difference between the
resistance of the electrode structure of the specimen and that of the nickel - silver
layer serving as the reference value and expressed by

where R
s represents the resistance of the semiconductor device of the specimen and R
Ni -
Ag represents the resistance of the conventional (prior art) semiconductor device provided
with the negative and positive pole electrodes of the two - layer structure including
the nickel and silver layers. It should be mentioned that in the conventional semiconductor
device, the dimensions of the electrodes and semiconductor substrate are same as those
of the specimens. Criterion for the evaluation is so established that the devices
having R greater than 0.2 inclusive is regarded as being good, as indicated by a circle
while the devices having AR smaller than 0.2 is regarded as being bad as indicated
by a cross X.
Concerning Strength of Substrate
[0109] The specimen was tested with respect to the tensile strength by applying tension
at an increasing rate of 5 mm/min by using an autograph device after a voltage of
24 V had been applied across the positive and negative pole electrodes for one minute.
The criterion for evaluation is so established that when the ratio of defective devices
having the strength not greater than 58.84 N (6 Kg-f) is 0% among ten specimens (n
= 10), the specimen is regarded as good, as indicated by a circle while the specimen
having the defective ratio greater than 0% is regarded to be poor, as indicated by
a cross X.
Concerning Migration
[0110] Each device was held in an air stream of an air flow of 20 g/sec with a voltage of
14 V applied across the positive and negative poles for 2000 hours, and the maximum
distance covered by the migration was measured. The criterion for evaluation to this
end is so established that the specimens in which the maximum migration distance is
less than 0.1 mm are regarded as good and indicated by a circle while those having
the maximum migration coverage greater than 0.1 mm is regarded to be poor and indicated
by the cross X.
Concerning Moistureproof Property
[0111] Change (%) in the resistance measured before and after boiling of the specimen in
water for two hours was measured. This change in resistance is given by
[0113] As is obvious from the tables 1 to 5, the strength of the ceramic semiconductor substrate
can be increased by forming the electrically conductive layer of a material containing
Sn, In and/or Ga, Ni, Sb, and/or At in addition to Ag and Pd.
[0114] The interfacial resistance and the moisture - proof property are susceptible to the
influence of the content of base metal such as Sn and others. These characteristics
may be determined in dependence on the applications to which the positive ceramic
semiconductor device is intended.
[0115] The amounts (in percent by weight) of base metals contained in the electrically conductive
layer should perferably be so selected that tin is from 5 wt.% to 60 wt.%, indium
is from 2.5 wt.% to 50 wt.%, gallium is from 2.5 wt.% to 50 wt.%, indium - gallium
alloy is from 2.5 wt.% to 50 wt.%, nickel from 10 wt.% to 60 wt.%, antimony is from
2.5 wt.% to 60 wt.%, and aluminum is from 5 wt.% to 70 wt.%.
[0116] In the ceramic semiconductor device according to the instant embodiment under consideration,
the positive pole electrode may be realized in a two - layer structure constituted
by a silver - palladium layer containing at least silver and palladium and an electrically
conductive layer ohmic-contacted to the positive ceramic semiconductor substrate.
Alternatively, the positive pole electrode may be realized in a signal - layer structure
constituted by the abovementioned silver - palladium layer.
[0117] It goes without saying that the aforementioned positive electrode may be formed of
a material containing in addition to silver and palladium one or more base metals
selected from a group consisting of tin, indium, gallium, indium -gallium alloys,
nickel antimony and aluminum as in the case of the second electrically conductive
layer of the negative pole electrode.
[0118] In the ceramic semiconductor device according to the instant embodiment, the first
electrically conductive layer of the negative pole electrode and the aforementioned
electrically conductive layer of the positive pole electrode in its preferred realizing
mode are formed of an electrically conductive layer capable of being ohmic-contacted
to the positive ceramic semiconductor substrate. A preferred example of such electrically
conductive material is nickel. Beside nickel, the layer in concern may be formed of
a material containing silver as a main component or one or more metals selected from
a group consisting of aluminum, tin and bronze. The material containing silver as
the main component may additionally include one or more metals selected from a group
of tin, indium, gallium, indium - gallium alloys, nickel, antimony and aluminum.
[0119] In the positive ceramic semiconductor substrate according to the instant embodiment
of the invention, the composition of the Ag - Pd layer for the positive and negative
pole electrodes is selected such that the content of silver (Ag) lies within a range
of 40 wt.% to 90 wt.% while that of palladium (Pd) is in a range of 60 wt.% to 10
wt.%. As the content of palladium increases, the migrationproof property is enhanced
as shown in Fig. 4, from which it will be seen that no silver - migration phenomenon
occurs when the content of palladium exceeds 10 wt.%. In contrast, when the content
of palladium goes beyond 40 wt.%, the interfacial resistance makes appearance between
the positive ceramic semiconductor substrate and the electrode, resulting in progressive
decreasing of the rush current, while the surface resistance is concurrently increased
to make the contact area be reduced to a point contact, incurring the current concentration.
Further, increased content of palladium is expensive from the economical viewpoint.
Accordingly, the content of palladium should preferably be smaller than 60 wt.% for
practical applications, and more preferably in a range of 20 wt.% to 30 wt.% in consideration
of the reliability in performance and the manufacturing cost.
[0120] The instant embodiment of the invention is susceptible to various modifications mentioned
below in addition to the modifications described hereinbefore.
8) Although a powder mixture of silver, palladium and base metal is used as the starting
material, similar effect can be obtained when pulverized alloy of silver, palladium
and base metal is employed as the starting material.
9) The method of forming the electrode is not restricted to the non - electrolyte
plating method (for forming nickel layer) and the paste/printing method (for forming
Ag - Pd - base metal layer), but flame spraying method, sputtering, CVD (chemical
vapor deposition), vacuum evaporation and the like methods may be adopted.
10) The starting material containing silver, palladium and base metal as main components
may be added with bismuth compounds or the like for enhancing the bonding strength,
brazing feasibleness and the like properties.
11) Combinations of two or more types of base metals may be used in place of employing
only one type of base metal. Further, zinc or the like which can improve the ohmic
contact may be added.
12) Concerning the electrode structure exemplified by the one shown in Fig. 18, the
nickel layer 2 may be formed over the whole surface of the substrate 1 and the electrically
conductive layer 3 may be so formed over the nickel layer 2 that the peripheral surface
of the substrate is covered by the layer 3.
Further, a part of the nickel layer 2 may be left uncovered by the electrically conductive
layer 3 in the course of the manufacturing process.
1. A positive temperature coefficient ceramic semiconductor device, comprising a pair
of electrodes (2-5, 2 - 5; 2 - 3, 5) formed on a positive ceramic semiconductor substrate
(1), wherein one of said pair of electrodes which is to serve as the positive pole
is formed of an electrically conductive alloy material (5) containing silver and palladium
in such a ratio that the content of silver ranges from 40 wt. - % to 90 wt. - % while
that of palladium ranges from 60 wt. - % to 10 wt. - % in silver - palladium series.
2. A positive temperature coefficient ceramic semiconductor device according to claim
1, wherein said ratio is selected such that the content of silver is in a range of
70 wt. - % to 80 wt. - % and that of palladium is in a range of 30 wt. - % to 20 wt.
- %.
3. A positive temperature coefficient ceramic semiconductor device, comprising a pair
of electrodes (2-5, 2 - 5; 2 - 3, 5) formed on a positive ceramic semiconductor substrate
(1), wherein one of said paired electrodes which is to serve as the positive pole
is formed of at least an electrically conductive layer (5) composed of silver particles
(15a) having respective surfaces deposited with solid solution layers (15b) of silver
- palladium, the silver - palladium series containing silver and palladium in such
a ratio that the content of silver ranges from 80 wt. - % to 98 wt. - % while that
of palladium is 20 wt. - % to 2 wt. - %.
4. A positive temperature coefficient ceramic semiconductor device according to claim
3, wherein said ratio is such that the content of silver ranges from 85 wt. - % to
95 wt. - % while that of palladium ranges from 15 wt. - % to 5 wt. - %.
5. A positive temperature coefficient ceramic semiconductor device according to claims
1 or 3 , wherein the electrode which is to serve as the positive pole is constituted
by an electrically conductive metal layer (2) ohmic - contacted to said substrate
(1) and said silver - palladium alloy - containing electrically conductive layer (5)
formed on said electrically conductive metal layer (2), said electrically conductive
metal layer (2) ohmic - contacted to said substrate (1) containing a metal material
having a high electric conductivity as compared with that of said electrically conductive
layer (5).
6. A positive temperature coefficient ceramic semiconductor device according to claim
5, wherein said ohmic - contacted electrically conductive metal layer is realized
in a two - layer structure constituted by a nickel layer (2) formed directly on said
substrate (1) in ohmic contact therewith and an intermediate layer (6) of an electrically
conductive metal formed on said nickel layer (2), wherein said intermediate layer
is formed of the electrically conductive metal material having a high electric conductivity
as compared with that of said silver - palladium alloy - containing electrically conductive
layer (5).
7. A positive temperature coefficient ceramic semiconductor device according to claim
6, wherein said intermediate layer (6) is composed of one material selected from a
group consisting of silver, aluminum, tin and bronze.
8. A positive temperature coefficient ceramic semiconductor device according to claim
7, wherein said intermediate layer (6) is composed of silver material.
9. A positive temperature coefficient ceramic semiconductor device according to claim
6, wherein said silver - palladium alloy - containing electrically conductive layer
(5) is so formed as to cover an outer peripheral edge of said intermediate layer (6).
10. A positive temperature coefficient ceramic semiconductor device according to claim
5, wherein said ohmic - contacted electrically conductive metal layer is realized
in a single - layer structure constituted by a layer (2) of a metal material having
a high electric conductivity as compared with that of said silver - palladium alloy
- containing electrically conductive layer (5).
11. A positive temperature coefficient ceramic semiconductor device according to claim
10, wherein said electrically conductive metal layer (2) is formed of one material
selected from a group consisting of aluminum, tin, bronze and silver.
12. A positive temperature coefficient ceramic semiconductor device according to claim
8, wherein the other electrode of said paired electrodes which is to serve as the
negative pole is realized in a two - layer structure composed of a nickel layer (2)
formed directly on said substrate (1) in ohmic contact therewith and a silver layer
(3) formed on said nickel layer (2).
13. A positive temperature coefficient ceramic semiconductor device according to claim
8, wherein the other electrode of said paired electrodes which is to serve as the
negative pole is realized in a three - layer structure composed of a nickel layer
(2) formed directly on said substrate (1) in ohmic contact therewith, a silver layer
(6) formed on said nickel layer (2) and said silver - palladium alloy - containing
electrically conductive layer (5) formed on said silver layer (6).
14. A positive temperature coefficient ceramic semiconductor device according to claims
1 or 3, wherein the electrode which is to serve as the positive pole is constituted
by a single, silver - palladium alloy - containing electrically conductive layer (5),
and the other electrode which is to serve as negative pole being constituted by an
electrically conductive metal layer (2) ohmic-contacted to said substrate (1) and
the silver - palladium alloy - containing electrically conductive layer (5) formed
on said metal layer (2), said ohmic-contacted electrically conductive metal layer
(2) containing a metal material having a high electric conductivity when compared
with that of said electrically conductive layer (5).
15. A positive temperature coefficient ceramic semiconductor device according to claim
14, wherein said ohmic - contacted electrically conductive metal layer (2) is realized
in a two - layer structure constituted by a nickel layer formed directly on said substrate
(1) in ohmic contact therewith and an intermediate layer (6) formed on said nickel
layer (2), said intermediate layer (6) being formed of a metal material having a high
electrical conductivity when compared with that of said silver - palladium alloy-
containing electrically conductive layer (5).
16. A positive temperature coefficient ceramic semiconductor device according to claim
14, wherein said intermediate layer (6) is formed of one material selected from a
group consisting of silver, aluminum, tin and bronze.
17. A positive temperature coefficient ceramic semiconductor device according to claim
16, wherein said intermediate layer (6) is formed of silver material.
18. A positive ceramic semiconductor device according to claim 17, wherein said silver
- palladium alloy - containing electrically conductive layer (5) is so formed as to
cover an outer peripheral edge of said silver layer (6).
19. A positive ceramic semiconductor device according to claims 1 or 3, wherein the
electrode which is to serve as the positive pole is formed of at least an electrically
conductive material (25) containing at least silver and palladium at such a ratio
that the content of silver in the silver - palladium series ranges from 40 wt.% to
90 wt.% while that of palladium is in a range of 60wt.% to 10 wt.%, the other of said
paired electrodes which is to serve as the negative pole being realized in a two -
layer structure constituted by a first electrically conductive layer (2) formed on
the surface of said substrate (1) in ohmic contact therewith and a second electrically
conductive layer (25) formed on said first conductive layer (2) and the surface of
the ceramic semiconductor substrate (1) so as to cover an outer peripheral edge of
said first electrically conductive layer (2), said second electrically conductive
layer (25) being formed of an electrically conductive material which contains at least
40 wt% to 90 wt. % of silver, 60 wt.% to 10 wt.% of palladium and at least one base
metal selected from a group consisting of tin, indium, gallium, alloys of indium and
gallium, nickel, antimony and aluminum.
20. A positive ceramic semiconductor device according to claim 19, wherein the contents
of said base metals which can be contained in said electrically conductive layer (25)
are, respectively, as follows:
21. A positive ceramic semiconductor device according to claim 20, wherein said indium
-gallium alloy contains 25 wt. - % of indium and 75 wt. - % of gallium.
1. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten mit einem
Paar auf einem positiven keramischen Halbleitersubstrat (1) gebildeter Elektroden
(2-5, 2-5; 2 - 3, 5), wobei die als positiver Pol dienende Elektrode des Elektrodenpaares
aus einem elektrisch leitfähigen Legierungsmaterial (5) gebildet ist, das Silber und
Palladium in einem solchen Verhältnis enthält, daß in der Silber - Palladium - Reihe
der Silbergehalt in dem Bereich von 40 Gew. - % bis 90 Gew. - % liegt, während der
Palladiumgehalt in dem Bereich von 60 Gew. - % bis 10 Gew. - % liegt.
2. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
1, bei der das genannte Verhältnis so gewählt ist, daß der Silbergehalt in dem Bereich
von 70 Gew. - % bis 80 Gew. - % und der des Palladiums in dem Bereich von 30 Gew.
- % bis 20 Gew. - % liegen.
3. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten mit einem
Paar auf einem positiven keramischen Halbleitersubstrat (1) gebildeter Elektroden
(2 - 5, 2 - 5; 2 - 3, 5), wobei die als positiver Pol dienende Elektrode des Elektrodenpaares
aus wenigstens einer elektrisch leitfähigen Schicht (5) gebildet ist, die aus Silberteilchen
(15a) besteht, deren Oberflächen mit Silber - Palladium - Mischkristallschichten (15b)
beschichtet sind, wobei die Silber - Palladium - Reihe Silber und Palladium in einem
solchen Verhältnis enthält, daß der Silbergehalt in dem bereich von 80 Gew. - % bis
98 Gew. - % liegt, während der Palladiumgehalt in dem Bereich von 20 Gew. - % bis
2 Gew. - % liegt.
4. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
3, bei der das Verhältnis so ist, daß der Silbergehalt in dem Bereich von 85 Gew.
- % bis 95 Gew. - % liegt, während der Palladiumgehalt in dem Bereich von 15 Gew.
- % bis 5 Gew. - % liegt.
5. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
1 oder 3, bei der die als positiver Pol dienende Elektrode aus einer in ohm-schem
Kontakt mit dem genannten Substrat (1) stehenden, elektrisch leitfähigen Metallschicht
(2) und der auf der elektrisch leitfähigen Metallschicht (2) gebildeten, elektrisch
leitfähigen, die genannte Silber - Palladiumlegierung enthalten - den Schicht (5)
besteht, wobei die im ohm - schen Kontakt mit dem Substrat (1) stehende elektrisch
leitfähige Metallschicht (2) ein Metallmaterial mit einer hohen elektrischen Leitfähigkeit
im Vergleich mit der der elektrisch leitfähigen Schicht (5) enthält.
6. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
5, beider der die im ohm - schen Kontakt stehende, elektrisch leitfähige Metallschicht
einen Zwei-Schichten-Aufbau hat, der aus einer direkt auf dem Substrat (1) in ohm
- schem Kontakt mit diesem gebildeten Nickelschicht (2) und einer auf der Nickelschicht
(2) gebildeten Zwischenschicht (6) aus einem elektrisch leitfähigen Metall besteht,
wobei die Zwischenschicht aus einem elektrisch leitfähigen Metallmaterial mit hoher
elektrischer Leitfähigkeit im Vergleich zu der der die Silber - Palladium - Legierung
enthaltenden, elektrisch leitfä - higen Schicht (5) gebildet ist.
7. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
6, bei der die Zwischenschicht (6) aus einem Material besteht, das aus der aus Silber,
Aluminium, Zinn und Bronze bestehenden Gruppe ausgewählt ist.
8. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
7, bei der die Zwischenschicht (6) aus Silbermaterial besteht.
9. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
6, bei der die die Silber - Palladium - Legierung enthaltende, elektrisch leitfähige
Schicht (5) so ausgebildet ist, daß sie den äußeren Umfangsrand der Zwischenschicht
(6) abdeckt.
10. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
5, bei der die den ohm - schen Kontakt herstellende, elektrisch leifähige Metallschicht
in einem Einzelschichtaufbau ausgebildet ist, der durch eine Schicht (2) aus einem
Metallmaterial von hoher elektrischer Leitfähigkeit im Vergleich mit der der die Silber
- Palladium - Legierung enthaltenden, elektrisch leitfähigen Schicht (5) gebildet
ist.
11. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
10, bei der die elektrisch leitfähige Metallschicht (2) aus einem Material gebildet
ist, das aus der aus Aluminium, Zinn, Bronze und Silber bestehenden Gruppe ausgewählt
ist.
12. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
8, bei der die andere, als negativer Pol dienende Elektrode des Elektrodenpaares einen
Zwei - Schichten Aufbau hat, der aus einer direkt auf dem Substrat (1) in ohm-schem
Kontakt mit diesem gebildeten Nickelschicht (2) und einer auf der Nickelschicht (2)
gebildeten Silberschicht (3) besteht.
13. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
8, bei der die andere, als negativer Pol dienende Elektrode des Elektrodenpaares einen
Drei - Schichten - Aufbau hat, der aus einer direkt auf dem Substrat (1) in ohm -
schem Kontakt mit diesem gebildeten Nickelschicht (2), einer auf der Nickelschicht
(2) gebildeten Silberschicht (6) und der auf der Silberschicht (6) gebildeten, Silber
- Palladium - Legierung enthaltenden, elektrisch leitfähigen Schicht (5) besteht.
14. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
1 oder 3, bei der die als positiver Pol dienende Elektrode aus einer einzigen, Silber
- Palladium - Legierung enthal - tenden, elektrisch leitfähigen Schicht (5) besteht
und die andere, als negativer Pol dienende Elektrode aus einer im ohm - schen Kontakt
mit dem Substrat (1) stehenden, elektrisch leitfähigen Metallschicht (2) und der auf
der Metallschicht (2) ausgebildeten, Silber - Palladium - Legierung enthaltenden,
elek - trisch leitfähigen Schicht (5) besteht, wobei die im ohm - schen Kontakt stehende,
elektrisch leitfähige Metallschicht (2) ein Metallmaterial mit hoher elektrischer
Leitfähigkeit im Vergleich zu der der elektrisch leitfähigen Schicht (5) enthält.
15. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
14, bei der die im ohm - schen Kontakt befindliche, elektrisch leitfähige Metallschicht
(2) einen Zwei-Schichten-Aufbau hat, der aus einer direkt auf dem Substrat (1) im
ohm - schen Kontakt mit diesem ausgebildeten Nickelschicht und einer auf der Nickelschicht
(2) ausgebildeten Zwischenschicht besteht, wobei die Zwischenschicht (6) aus einem
Metallmaterial mit hoher elektrischer Leitfähigkeit im Vergleich zu der der die Silber
- Palladium - Legierung enthaltenden, elektrisch leitfähigen Schicht (5) gebildet
ist.
16. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
14, bei der die Zwischenschicht (6) aus einem Material gebildet ist, das aus der aus
Silber, Aluminium, Zinn und Bronze bestehenden Gruppe ausgewählt ist.
17. Keramische Halbleitervorrichtung mit positivem Temperaturkoeffizienten nach Anspruch
16, bei der die Zwischenschicht (6) aus Silbermaterial gebildet ist.
18. Positive, keramische Halbleitervorrichtung nach Anspruch 17, bei der die die Silber-PalladiumLegierung
enthaltende, elektrisch leitfähige Schicht (5) so ausgebildet ist, daß sie den äußeren
Umfangsrand der Silberschicht (6) abdeckt.
19. Positive, keramische Halbleitervorrichtung nach Anspruch 1 oder 3, bei der die
als positiver Pol dienende Elektrode aus wenigstens einem elektrisch leitfähigen Material
(25) gebildet ist, das wenig - stens Silber und Palladium in einem solchen Verhältnis
enthält, daß der Silbergehalt in der Silber-Palladium - Reihe in dem Bereich von 40
Gew. - % bis 90 Gew. - % und der Palladiumgehalt in dem Bereich von 60 Gew. - % bis
10 Gew. - % liegen, und die andere als negativer Pol dienende Elektrode des Elektrodenpaares
eine zweischichtige Struktur hat, die aus einer auf der Oberfläche des Substrats (1)
im ohm - schen Kontakt mit diesem gebildeten, ersten elektrisch leitfähigen Schicht
(2) und einer auf der ersten leitfähigen Schicht (2) und der Oberfläche des keramischen
Halbleitersubstrats (1) gebildeten zweiten elektrisch leitfähigen Schicht (25) besteht,
so daß ein äußerer Umfangsrand der ersten elektrisch leitfähigen Schicht (2) abgedeckt
ist, wobei die zweite elektrisch leitfähige Schicht (25) aus einem elektrisch leitfähigen
Material gebildet ist, das wenigstens 40 Gew. - % bis 90 Gew. - % Silber, 60 Gew.
- % bis 10 Gew. - % Palladium und wenigstens ein Basismetall aus der Gruppe enthält,
die aus Zinn, Indium, Gallium, Legierungen aus Indium und Gallium, Nickel, Antimon
und Aluminium besteht.
20. Positive keramische Halbleitervorrichtung nach Anspruch 19, bei der die Gehalte
der genannten Basismetalle, die in der genannten elektrisch leitfähigen Schicht (25)
enthalten sein können, jeweils wie folgt sind:
21. Positive keramische Halbleitervorrichtung nach Anspruch 20, bei der die Indium
- Gallium - Legierung 25 Gew. - % Indium und 75 Gew. - % Gallium enthält.
1. Un dispositif semi-conducteur céramique à coefficient de température positif, comprenant
une paire d'électrodes (2 - 5, 2 - 5 ; 2 - 3, 5) formée sur un substrat semi - conducteur
céramique positif (1), dans lequel une desdites électrodes appariées, qui doit servir
de pôle positif, est formée d'un alliage conducteur de l'électricité (5) contenant
de l'argent et du palladium dans un rapport tel que la teneur en argent se situe dans
la gamme de 40 % en poids à 90 % en poids, tandis que celle du palladium se situe
dans la gamme de 60 % en poids à 10 % en poids dans la série argent - palladium.
2. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 1, dans lequel ledit rapport est choisi de telle sorte que la teneur
en argent soit dans une gamme de 70 % en poids à 80 % en poids et celle du palladium
dans une gamme de 30 % en poids à 20 % en poids.
3. Un dispositif semi-conducteur céramique à coefficient de température positif, comprenant
une paire d'électrodes (2 - 5, 2 - 5 ; 2 - 3, 5) formée sur un substrat semi - conducteur
céramique positif (1), dans lequel une desdites électrodes appariées, qui doit servir
de pôle positif, est formée d'au moins une couche (5) conductrice de l'électricité
composée de particules d'argent (15a) sur les surfaces des - quelles sont déposées
des couches (15b) de solution solide d'argent-palladium, la série argent- palladium
contenant de l'argent et du palladium dans un rapport tel que la teneur en argent
se situe dans la gamme de 80 % en poids à 98 % en poids, tandis que celle du palladium
est de 20 % en poids à 2 % en poids.
4. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 3, dans lequel ledit rapport est tel que la teneur en argent se situe
dans la gamme de 85 % en poids à 95 % en poids, tandis que celle du palladium se situe
dans la gamme de 15 % en poids à 5 % en poids.
5. Un dispositif semi-conducteur céramique à coefficient de température positif selon
les revendications 1 ou 3, dans lequel l'électrode qui doit servir de pôle positif
est constituée d'une couche de métal conducteur de l'électricité (2) en contact ohmique
avec ledit substrat (1) et ladite couche (5) conductrice de l'électricité contenant
un alliage d'argent-palladium formée sur ladite couche de métal conducteur de l'électricité
(2), ladite couche de métal conducteur de l'électricité (2) en contact ohmique avec
ledit substrat (1) contenant une matière métallique ayant une conductivité électrique
élevée par rapport à celle de ladite couche conductrice de l'électricité (5).
6. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 5, dans lequel ladite couche de métal conducteur de l'électricité
en contact ohmique est réalisée selon une structure à deux couches constituée d'une
couche de nickel (2) formée directement sur ledit substrat (1) en contact ohmique
avec lui et d'une couche intermédiaire (6) d'un métal conducteur de l'électricité
formée sur ladite couche de nickel (2), où ladite couche intermédiaire est formée
de la matière métallique conductrice de l'électricité ayant une conductivité électrique
élevée par rapport à celle de ladite couche (5) conductrice de l'électricité contenant
un alliage d'argent - palladium.
7. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 6, dans lequel ladite couche intermédiaire (6) est composée d'une
matière choisie dans un groupe constitué de l'argent, l'aluminium, l'étain et le bronze.
8. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 7, dans lequel ladite couche intermédiaire (6) est constituée d'argent.
9. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 6, dans lequel ladite couche conductrice de l'électricité (5) contenant
un alliage d'argent-palladium est formée de façon à recouvrir un bord périphérique
extérieur de ladite couche intermédiaire (6).
10. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 5, dans lequel ladite couche de métal conducteur de l'électricité
en contact ohmique est réalisée selon une structure à couche unique constituée d'une
couche (2) d'une matière métallique ayant une conductivité électrique élevée par rapport
à celle de ladite couche conductrice de l'électricité (5) contenant un alliage d'argent
- palladium.
11. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 10, dans lequel ladite couche (2) de métal conducteur de l'électricité
est formée d'une matière choisie dans un groupe constitué par l'aluminium, l'étain,
le bronze et l'argent.
12. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 8, dans lequel l'autre électrode desdites électrodes appariées qui
doit servir de pôle négatif est réalisée selon une structure à deux couches composée
d'une couche de nickel (2) formée directement sur ledit substrat (1) en contact ohmique
avec lui et d'une couche d'argent (3) formée sur ladite couche de nickel (2).
13. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 8, dans lequel l'autre électrode desdites électrodes appariées qui
doit servir de pôle négatif est réalisée selon une structure à trois couches composée
d'une couche de nickel (2) formée directement sur ledit substrat (1) en contact ohmique
avec lui, d'une couche d'argent (6) formée sur ladite couche de nickel
(2) et de ladite couche (5) conductrice de l'électricité contenant un alliage d'argent-palladium
formée sur ladite couche d'argent (6).
14. Un dispositif semi-conducteur céramique à coefficient de température positif selon
les revendications 1 ou 3, dans lequel l'électrode qui sert de pôle positif est consituée
d'une couche unique (5) conductrice de l'électricité contenant un alliage d'argent-palladium
et l'autre électrode qui doit servir de pôle négatif est constituée d'une couche (2)
de métal conducteur de l'électricité en contact ohmique avec ledit substrat (1) et
ladite couche (5) conductrice de l'électricité contenant un alliage d'argent- palladium
formée sur ladite couche de métal (2), ladite couche (2) de métal conducteur de l'électricité
en contact ohmique contenant une matière métallique ayant une conductivité électrique
élevée par rapport à celle de ladite couche conductrice de l'électricité (5).
15. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 14, dans lequel ladite couche (2) de métal conducteur de l'électricité
en contact ohmique est réalisée selon une structure à deux couches constituée d'une
couche de nickel formée directement sur ledit substrat (1) en contact ohmique avec
lui et d'une couche intermédiaire (6) formée sur ladite couche de nickel (2), ladite
couche intermédiaire (6) étant formée d'une matière métallique ayant une conductivité
électrique élevée par rapport à celle de ladite couche (5) conductrice de l'électricité
contenant un alliage d'argent - palladium.
16. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 14, dans lequel ladite couche intermédiaire (6) est formée d'une
matière choisie dans un groupe constitué de l'argent, de l'aluminium, de l'étain et
du bronze.
17. Un dispositif semi-conducteur céramique à coefficient de température positif selon
la revendication 16, dans lequel ladite couche intermédiaire (6) est formée d'argent.
18. Un dispositif semi-conducteur céramique positif selon la revendication 17, dans
lequel ladite couche (5) conductrice de l'électricité contenant un alliage d'argent-palladium
est formée de façon à recouvrir un bord périphérique extérieur de ladite couche d'argent
(6).
19. Un dispositif semi-conducteur céramique positif selon les revendications 1 ou
3, dans lequel l'électrode qui doit servir de pôle positif est formée d'au moins une
matière (25) conductrice de l'électricité contenant au moins de l'argent et du palladium
dans un rapport tel que la teneur en argent dans la série argent - palladium se situe
dans la gamme de 40 % en poids à 90 % en poids, tandis que celle du palladium est
dans la gamme de 60 % en poids à 10 % en poids, l'autre desdites électrodes appariées
qui doit servir de pôle négatif étant réalisée selon une structure à deux couches
constituée d'une première couche (2) conductrice de l'électricité formée sur la surface
dudit substrat (1) en contact ohmique avec lui et d'une seconde couche (25) conductrice
de l'électricité formée sur ladite première couche conductrice (2) et la surface dudit
substrat semi-conducteur céramique (1) de façon à recouvrir un bord périphérique extérieur
de ladite première couche (2) conductrice de l'électricité, ladite seconde couche
(25) conductrice de l'électricité étant formée d'une matière conductrice de l'électricité
qui contient au moins 40 % en poids à 90 % en poids d'argent, 60 % en poids à 10 %
en poids de palladium et au moins un métal commun choisi dans un groupe constitué
de l'étain, de l'indium, du gallium, des alliages d'indium et de gallium, du nickel,
de l'antimoine et de l'aluminium.
20. Un dispositif semi-conducteur céramique positif selon la revendication 19, dans
lequel les teneurs desdits métaux communs qui peuvent être contenus dans ladite couche
conductrice de l'électricité (25) sont respectivement comme suit :
21. Un dispositif semi-conducteur céramique positif selon la revendication 20, dans
lequel ledit alliage d'indium - gallium contient 25 % en poids d'indium et 75 % en
poids de gallium.