FIELD OF INVENTION
[0001] This invention relates to an integrated circuit having repetitive cells with repetitive
output circuits designed to be matched for proper, accurate circuit operation, and
more particularly to such an integrated circuit having means to reduce the adverse
effects of output circuit mismatch as well as cell mismatch.
BACKGROUND OF INVENTION
[0002] There are many integrated circuits which include a large number of repetitive cells
designed to perform in matched fashion so as to assure specified circuit performance.
Such cells often include impedance elements such as resistors which are for example
supplied by current sources to produce corresponding output signals. Analog-to-digital
(A/D) and digital-to-analog (D/A) converters are examples of devices which frequently
incorporate such repetitive cells.
[0003] One problem which often arises with such integrated circuits is that in a practical
device the actual match between cells turns out to be less than wanted, so that the
device performance is less than satisfactory. For example, in A/D converters of the
flash type, mismatch between repetitive cells typically forming part of the comparators
conventionally used in such converters will adversely affect the differential and
integral linearity of the outputs. Thus, in any group of processed monolithic chips
having such integrated circuits, the number of parts meeting specifications for high-grade
performance may be much smaller than desired due to random mismatches caused by small
deviations from nominal in the parameters of some of the circuit elements. Attempts
have been made to solve this problem of mismatch between repetitive cells in an integrated
circuit.
[0004] In one approach, the cells all include resistors (of equal ohmic value) carrying
currents (designed to be of equal value) producing corresponding output signals. To
avoid the effects of cell mismatch on the output signals, a network of equal-valued
resistors is added to the circuit, with each network resistor connected between corresponding
ends of adjacent pairs of the cell resistors as disclosed in
U.S. Patent No. 5,175,550. This works well with respect to accomodating for cell mismatches, but in actual
application each cell has associated with it one or a pair of output circuits such
as a level shifting circuits or a driver circuit which also must be properly matched
in order to obtain desired precision.
U.S. Patent No. 6,204,794 also discloses similar circuitry that compensates for cell mismatches, but not for
output circuit mismatches.
BRIEF SUMMARY OF THE INVENTION
[0005] It is therefore an object of this invention to provide an integrated ciruit which
reduces the adverse effect of output circuit mismatch as well as cell mismatch.
[0006] It is a further object of this invention to provide such an integrated circuit which
reduces the adverse effect of output circuit mismatch as well as ceU mismatch with
few additional components.
[0007] It is a further object of this invention to provide such an integrated circuit which
reduces the adverse effect of output circuit mismatch as well as cell mismatch with
a simple impedance network.
[0008] The invention results from the realization that the adverse effects of both cell
mismatch and associated output circuit mismatch in a repetitive cell integrated circuit
can be reduced using an impedance to form circuitry which modifies the effective output
of the cell and of the output circuit.
[0009] This invention features an integrated circuit including a number of repetitive cells
for producing output signals in response to respective inputs. Each of the cells includes
a circuit element having two terminals to provide for the flow therethrough of a current
from an associated current source and producing a corresponding cell output signal.
An impedance network includes a set of impedance elements each connected between the
corresponding terminals of respective pairs of the circuit elements with each circuit
element of the pairs forming part of respective cell. The impedance elements permit
the flow of current therethrough to reduce the effects of cell mismatch on the output
signals. An output circuit is associated with each cell; each output circuit includes
a circuit device having two terminals to provide for the flow therethrough of a current
from an associated current supply and produces a corresponding output signal. The
improvement for reducing the effects of output circuit mismatch includes a second
impedance network having a second set of impedance elements each connected between
corresponding terminal of respective pairs of the circuit devices, with each circuit
device of such pairs forming part of a respective output circuit. The second impedance
elements permit the flow of current therethrough to reduce the effects of output circuit
mismatch on the output signals.
[0010] This invention also features an integrated circuit including a number of repetitive
cells for producing output signals in response to respective inputs. Each cell has
associated with it an output circuit responsive to the cell output signal to produce
an output circuit output signal. Each of the output circuits includes a circuit device
having two terminals to provide for the flow therethrough of a current from an associated
current supply and produces a corresponding output circuit output signal. The improvement
for reducing the effects of cell mismatch and output circuit mismatch includes an
impedance network having a set impedance elements each connected between corresponding
terminals of respective pairs of the circuit devices. Each circuit device of such
pairs forms a part of a respective output circuit. The impedance elements reduce the
effects of cell mismatch and output circuit mismatch on the output signals.
BRIEF DESCRIPTION OF THE DRAWINGS
[0011] Other objects, features and advantages will occur to those skilled in the art from
the following description of a preferred embodiment and the accompanying drawings,
in which:
Fig. 1 is a schematic diagram showing elements of repetitive cells on an integrated
circuit of a monolithic chip together with an additional resistor network according
to the prior art for reducing the effects of cell mismatch;
Fig. 2 is a schematic diagram similar to that shown in Fig. 1 with an additional impedance
network for reducing the effects of output circuit mismatch; and
Fig. 3 is a schematic diagram similar to Fig. 2 but using only a single resistor network
to compensate for the mismatch of the output circuits as well as the mismatch of the
cells.
DISCLOSURE OF THE PREFERRED EMBODIMENT
[0012] There shown in Fig. 1, cells 14, 16, and 18 such as, for example, preamplifiers or
comparators used for flash converters. Each cell 14, 16, and 18 includes a number
of circuit elements such as transistors 20 and 22 and current source 24. Also included
are a pair of resistors 26 and 28. Although only three cells are shown in Fig. 1,
normally there are many more than that. In order for the flash converter to work accurately,
transistors 20 and 22 must be identical as must resistor 26 and 28. In addition, the
circuit elements must be identical to those of every other cell, so transistors 30
and 32 in cell 16 must be identical with each other and with transistors 20 and 22
in cell 14. Current source 34 must be identical with current source 24 and resistors
36 and 38 in addition to being identical with each other should be identical to resistors
26 and 28. Likewise in cell 18, transistors 40 and 42 must be identical to each other
and to transistors 20, 22, and 30 and 32; current source 44 must be identical to current
sources 34 and 24 and resistors 46 and 48 must be identical to each other and to resistances
26, 28, 36 and 38.
[0013] Viewing integrated circuit 12 as a portion of a flash converter, the inputs 50, 52
and 54 to transistors 22, 32, and 42 respectively, represent reference inputs, reference
50 being (n-1), reference 52 being (n), and reference 54 being (n+1). The other input
to transistors 20, 30 and 40 is the single input presented at 56, 58 and 60. For illustrative
purposes, assume that the reference 54 is + 1 volt, that reference 52 is +2 volts
and that reference 50 is +3 volts. Then assuming an input of 2.5 volts which appears
at all inputs 56, 58 and 60, cell 14 will sense that the 2.5 volts at input 56 is
lower than the +3 volts at input 50. This causes point 62 to go high to + 5 volts
and point 64 to go low to 4 volts. A similar thing occurs with cell 16 with point
68 going high to +5 volts and point 66 going low to 4 volts and with cell 18 with
point 72 going to +5 volts and point 70 going to 4 volts. This, of course, is assuming
that all of the circuit elements in each of the cells is balanced and identical with
one another. Assuming for the sake of example that cell 16 has mismatched elements
in it, and also assume that the input signal is 2 volts, then cell 14 will indicate
that the input signal of 2 volts is less than its reference voltage of 3 volts and
point 62 will go to +5 volts with point 64 going to 4 volts again. Skipping down to
cell 18, since 2 volts at input 60 is greater than the +1 reference voltage at 54,
point 70 will go to 4 volts and point 72 will go to +5 volts. Assuming further that
point 60 has imbalanced circuit elements in it, it will switch between going high
and going low at the wrong point and will cause an inaccuracy in the converter output.
[0014] In order to remove the adverse effects of such mismatched elements, the prior art
device shown in Fig. 1 adds an impedance network 80 including identical resistances
82, 84, 86, 88, 90, 92, 94, and 96. Now with cell 14 switched one way and cell 18
switched the opposite way and cell 16 electrically isolated from the resistor ladder
(i.e., no connection between points 102 and 68 and between points 100 and 66), there
is 4 volts at point 64, + 5 volts at point 72, and at point 68 it will be 4.5 volts
since resistors 92 and 94 are equal. Similarly, since point 62 is gone to +5 volts
and point 70 has gone to 4 volts, point 66 is also at 4.5 volts. Now assume that element
mismatches in cell 16 result in setting the voltage at point 100 to 4.4 volts and
the voltage at point 102 to 4.6 volts.
[0015] Now assume that cell 16 is electrically connected to the resistor ladder (i.e., points
102 and 68 are connected and points 100 and 66 are connected). With this situation,
since the voltage at point 102 is higher than the voltage of point 68, current will
flow outward as shown by arrow 104 from point 102. In contrast, as shown by arrow
106, the current will flow into point 100 because its value of 4.4 is below the value
of 4.5 at point 66. It is this current flow that reduces the adverse effects of mismatched
circuit elements. A further explanation of this including construction operation,
and theory is shown more fully in
U.S. Patent No. 5,175,550.
[0016] In some applications, cells 14, 16 and 18 are accompanied by output circuits 110,
112, 114, 116, 118, and 120, Fig. 2. Each output circuit may include one or more circuit
devices such as transistor 122, resistance 124 and current supply 125, in output circuit
110; transistor 126, resistance 128 and current supply 129 in output circuit 112;
transistor 130, resistance 132 and current supply 133 in output circuit 114: transistor
134, resistance 136 and current supply 137 in output circuit 116; transistor 138,
resistance 140 and current supply 141 in output circuit 118; and transistor 142, resistance
144 and current apply 145 in output circuit 120. Although shown separately, output
circuits 110 and 112 may constitute a single output circuit as referred to hereinafter.
So to output circuits 114 and 116 and output circuits 118 and 120. In order to adjust
for the adverse effects of imbalances in these circuit devices 122-144, a second impedance
network 150 including resistances 152, 154, 156, 158, 160, 162, 164, and 166 is provided
in accordance with this invention. This second impedance network 150 operates to accommodate
for imbalances in output circuits 110-120 in the same way that the first impedance
network 80 compensates for imbalances in the cells.
[0017] In another embodiment of even simpler design both the cells 14, 16, and 18 and the
output circuits 110, 112; 114, 116; and 118, 120 can be compensated for any mismatches
by a single impedance network 180, Fig. 3 which includes resistances 182,184,186,189,190,192,194,
and 196. Thus, the network composed of resistors 182-196 serves to supply current
to or sink current away from any cell and its associated output circuit in which there
is an imbalance or a mismatch, whether it be due to mismatches of circuit elements
in the cell or mismatches of circuit devices in the output circuits. Although thus
far the embodiments have been shown with the impedance networks implemented with resistances,
this is not a necessary limitation of the invention as other impedances such as capacitances
can be used. Furthermore, the invention is limited to circuits using bipolar junction
transistors as it applicable to circuits using kind of transistor circuits, for example,
MOSFET types of devices.
[0018] Although the embodiments described herein have been disclosed as including output
circuits, it would be understood by one skilled in the area of integrated circuits
have repetitive cells that the term output circuits incluldes, for example, second
stage amplifier circuits, latch circuits, and output driver circuits (such as shown
at 110, 112 in Fig. 2).
1. An impedance network for reducing the effects of cell mismatch and output circuit
mismatch in an integrated circuit (12a), the intregrated circuit (12a) including a
number of repetitive cells (14, 16, 18) for producing output signals in response to
respective inputs, each cell having associated with it a first current supply (24,
34 and 44) and an output circuits (110-120) responsive to said cell output signals
to produce an output circuit output signal, each of said output circuits including
a circuit device (124) having two terminals to provide for the flow therethrough of
a current from an associated second current supply (125) and producing a corresponding
output circuit output signal, the impedance network
characterized by:
a set of impedance elements (152-166, 182-196) each connected between corresponding
terminals of respective pairs of said circuit devices, said impedance elements permitting
the flow of current theretrough for reducing the effects of output circuit mismatch
on the output signals.
2. The impedance network of claim 1, wherein each of said repetitive cells of said integrated
circuit includes a circuit element (26, 28, 36, 38, 46, and 48) having two terminals
to provide for the flow therethrough of a current from the first associated current
supply (24, 34 and 44) and producing a corresponding cell output signal, and a further
set of impedance elements (82-96) forming an impedance network (80), each of said
impedance elements (82-96) connected between the corresponding terminals of respective
pairs of said circuit elements of said cells, said impedance elements permitting the
flow of current therethrough to reduce the effects of cell mismatch on said output
signals.
1. Ein Impedanz-Netzwerk um die Wirkungen von Zellen-Fehlanpassung und Ausgangsschaltungs-Fehlanpassung
in einer Integrierten Schaltung zu vermindern, wobei die Integrierte Schaltung (12a)
eine Anzahl von sich wiederholenden Zellen (14, 16, 18) zum Erzeugen von Ausgangssignalen
in Antwort auf entsprechende Eingänge aufweist, wobei jeder Zelle eine erste Schaltungsversorgung
(24, 34 und 44) und eine Ausgangsschaltung (110 - 120) zugeordnet ist, die auf besagte
Zellenausgangssignale antwortet, um ein Ausgangsschaltungs-Ausgangssignal zu erzeugen,
wobei jede besagter Ausgangsschaltungen eine Schaltungseinrichtung (124) mit zwei
Anschlüssen aufweist, um für den Fluss eines Stromes von einer zugeordneten zweiten
Stromversorgung (125) dorthindurch zu sorgen und ein entsprechendes Ausgangsschaltungs-Ausgangssignal
zu erzeugen, wobei das Impedanz-Netzwerk
gekennzeichnet ist durch:
einen Satz von Impedanzelementen (152 - 166, 182 - 196), von denen jedes zwischen
entsprechende Anschlüssen entsprechender Paare besagter Schaltungseinrichtungen angeschlossen
ist und besagte Impedanzelemente den Stromfluss dorthindurch erlauben, um die Wirkungen
von Ausgangsschaltungsfehlanpassungen auf den Ausgangssignalen zu vermindern.
2. Das Impedanz-Netzwerk des Anspruchs 1, worin jede besagter sich wiederholender Zellen
besagter integrierter Schaltung ein Schaltungselement ( 26, 28, 36, 38, 46 und 48)
aufweist mit zwei Anschlüssen um für den Fluss eines Stromes von der ersten zugeordneten
Stromversorgung (24, 34 und 44) dorthindurch zu sorgen und ein entsprechendes Zellenausgangssignal
zu erzeugen, und einen weiteren Satz von Impedanzelementen (82 - 96), die ein Impedanz-Netzwerk
(80) bilden, wobei jedes besagter Impedanzelemente (82 - 96) zwischen die entsprechenden
Anschlüsse jeweilige Paare besagter Schaltungselemente besagter Zellen verbunden sind,
wobei besagte Impedanzelemente den Fluss von Strom dorthindurch erlauben, um die Wirkungen
von Zellenfehlanpassungen auf besagte Ausgangssignale zu vermindern.
1. Réseau d'impédances pour réduire les effets du déséquilibre des cellules et du déséquilibre
des circuits de sortie dans un circuit intégré (12a), le circuit intégré (12a) comprenant
un certain nombre de cellules récurrentes (14, 16, 18) pour produire des signaux de
sortie en réponse à des entrées respectives, à chaque cellule étant associés une première
alimentation en courant (24, 34 et 44) et un circuit de sortie (110-120) sensible
auxdits signaux de sortie des cellules pour produire un signal de sortie de circuit
de sortie, chacun desdits circuits de sortie comprenant un dispositif de circuit (124)
ayant deux bornes pour y permettre l'écoulement d'un courant venant d'une seconde
alimentation en courant associée (125) et produisant un signal de sortie de circuit
de sortie correspondant, le réseau d'impédances étant
caractérisé par :
un ensemble d'éléments d'impédance (152-166, 182-196) chacun étant connecté entre
des bornes correspondantes de paires respectives desdits dispositifs de circuit, lesdits
éléments d'impédance permettant l'écoulement de courant qui les traverse pour réduire
les effets du déséquilibre des circuits de sortie sur les signaux de sortie.
2. Réseau d'impédances selon la revendication 1, dans lequel chacune desdites cellules
récurrentes dudit circuit intégré comprend un élément de circuit (26, 28, 36, 38,
46 et 48) ayant deux bornes pour y permettre l'écoulement d'un courant venant de la
première alimentation en courant associée (24, 34 et 44) et produisant un signal de
sortie de cellule correspondant, et un autre ensemble d'éléments d'impédance (82 à
96) formant un réseau d'impédances (80), chacun desdits éléments d'impédance (82 à
96) étant connecté entre les bornes correspondantes de paires respectives desdits
éléments de circuit desdites cellules, lesdits éléments d'impédance permettant l'écoulement
de courant pour réduire les effets du déséquilibre des cellules sur lesdits signaux
de sortie.