BACKGROUND OF THE INVENTION
Field of the Invention
[0001] The invention relates to a package substrate and a manufacturing method thereof,
and relates particularly to a coreless package substrate and a manufacturing method
thereof.
Description of Related Art
[0002] In a semiconductor manufacturing process, a chip packaging substrate is one of the
basic building blocks of packaging components. The chip packaging substrate, for example,
may be a single-layer circuit board, a two-layer circuit board or a multi-layer circuit
board which is constituted by alternatively stacking a plurality of circuit layers
and a plurality of dielectric layers. In general, the circuit layers and the dielectric
layers in the multi-layer circuit board are built up on a core substrate with a certain
thickness. Along with the development of thin electronic components, the thickness
of the core substrate is reduced accordingly. However, with the reduction in the thickness
of the core substrate, the degree of difficulty in handling, the failure rate of the
substrate manufacturing process and the packaging process all increase due to insufficient
rigidity of the thin core substrate.
[0003] Hence, by using the coreless process in the manufacturing of the multi-layer circuit
board, the problems arising in the substrate and the packaging process can be solved.
In the coreless process, the core substrate is not used. A carrier panel serves as
a temporary support to form build-up circuit layers thereon. After the multi-layer
circuit board is completed, it is separated from the carrier. In the conventional
coreless process, a part of the edges of the carrier and a part of the edges of the
multi-layer circuit board are bonded together. After the manufacturing processes are
completed (e.g., etching, circuit lamination, or laser drill), the edges of the carrier
bonded with the multi-layer circuit board are routed out leaving the multi-layer circuit
board without the edge areas for the subsequent processes. However, when a thickness
of the package substrate becomes thinner, in the conventional coreless process, relative
movements are easily produced during the manufacturing processes since the carrier
and the multi-layer circuit board are only bonded together at particular parts, or
deformation is produced at parts where the carrier and the multi-layer circuit are
not bonded, further increasing the failure rate of the coreless manufacturing process.
How to provide a stable temporary carrier and increase the yield of the manufacturing
process and the subsequent separation process is a problem needing to be solved.
SUMMARY OF THE INVENTION
[0004] The invention provides a package substrate and a manufacturing method thereof, wherein
the strength and swelling-shrinkage uniformity of a temporary carrier is enhanced
effectively, and has an advantage of separating the plates easily and increasing the
yield of the manufacturing process and separating the plates.
[0005] The manufacturing method of a package substrate of the invention includes the following
steps. Providing a first copper layer and a first plating copper layer formed thereon,
a first dielectric layer, a second copper layer and a second plating copper layer
formed thereon, a second dielectric layer, a third copper layer and a third plating
copper layer formed thereon. The first dielectric layer is located between the first
copper layer and the second copper layer and the second dielectric layer is located
between the second plating copper layer and the third copper layer. The edges of the
second copper layer are retracted a distance compared to edges of the first copper
layer and edges of the third copper layer. Laminating the first copper layer, the
first dielectric layer, the second copper layer, the second dielectric layer and the
third copper layer such that the first dielectric layer and the second dielectric
layer completely encapsulate the edges of the second copper layer and the edges of
the second plating copper layer thereon so as to form a temporary carrier, and wherein
the edges of the first copper layer and the edges of the third copper layer are substantially
aligned with each other. Forming two circuit structures on two opposite surfaces of
the temporary carrier, wherein each of the circuit structures include at least two
patterned circuit layers, an insulation layer located between the patterned circuit
layers, and a plurality of conductive through hole structures penetrating the insulation
layer and electrically connected with the patterned circuit layers. Cutting the temporary
carrier and the circuit structures so as to expose the edges of the second copper
layer and the edges of the second plating copper layer. Separating the temporary carrier
and the circuit structures along the exposed edges of the second copper layer and
the exposed edges of the second plating copper layer so as to form two package substrates
independent from each other.
[0006] In an embodiment of the invention, a thickness of the first copper layer, a thickness
of the second copper layer and a thickness of the third copper layer are greater than
a thickness of the first plating copper layer, a thickness of the second plating copper
layer and a thickness of the third plating copper layer respectively.
[0007] In an embodiment of the invention, the thickness of the first copper layer, the thickness
of the second copper layer and the thickness of the third copper layer are between
10 micrometers and 35 micrometers.
[0008] In an embodiment of the invention, the thickness of the first plating copper layer,
the thickness of the second plating copper layer and the thickness of the third plating
copper layer are between 1 micrometer and 7 micrometers.
[0009] In an embodiment of the invention, the a method for laminating the first copper layer,
the first dielectric layer, the second copper layer, the second dielectric layer and
the third copper layer is thermo-compression bonding.
[0010] In an embodiment of the invention, the step of forming the two circuit structures
on the two opposite surfaces of the temporary carrier includes, respectively forming
a patterned circuit layer on the two opposite surfaces of the temporary carrier, wherein
the patterned circuit layers respectively expose a part of the first plating copper
layer and a part of the third plating copper layer. An insulation layer and a circuit
layer thereon are respectively laminating on the patterned circuit layers. A part
of the insulation layers and the circuit layer are removed so as to form a plurality
of blind holes exposing the patterned circuit layers. The conductive through hole
structures are formed in the blind holes, wherein the conductive through hole structures
fill the blind holes and are connected to the circuit layers. The circuit layers are
patterned to form another two patterned circuit layers, wherein the patterned circuit
layers are electrically connected with the another two patterned circuit layer through
the conductive through hole structures.
[0011] In an embodiment of the invention, the step of separating the temporary carrier and
the circuit structures along the exposed edges of the second copper layer and the
edges of the second plating copper layer includes, performing a first separation process,
so as to separate the second copper layer and the second plating copper layer. Performing
a second separation process, so as to separate the first copper layer and the third
copper layer from the first plating copper layer and the third plating copper layer
respectively. Performing a third separation process, so as to separate the first plating
copper layer and the third plating copper layer from the patterned circuit layers
respectively so as to form the package substrates independent from each other.
[0012] The circuit board of the invention includes a first copper layer, a second copper
layer, a third copper layer, a first plating copper layer, a second plating copper
layer, a third plating copper layer, a first dielectric layer and a second dielectric
layer. The second copper layer is located between the first copper layer and the third
copper layer, and edges of the second copper layer are retracted a distance compared
to edges of the first copper layer and edges of the third copper layer. The first
plating copper layer is disposed on the first copper layer, and directly covering
the first copper layer. The second plating copper layer is disposed on the second
copper layer, and directly covering the second copper layer. The third plating copper
layer is disposed on the third copper layer, and directly covering the third copper
layer. The first dielectric layer is disposed between the first copper layer and the
second copper layer. The second dielectric layer is disposed between the second plating
copper layer and the third copper layer, wherein the first dielectric layer and the
second dielectric layer completely encapsulate the edges of the second copper layer
and the edges of the second plating copper layer.
[0013] In an embodiment of the invention, a thickness of the first copper layer, a thickness
of the second copper layer and a thickness of the third copper layer are greater than
a thickness of the first plating copper layer, a thickness of the second plating copper
layer and a thickness of the third plating copper layer respectively.
[0014] In an embodiment of the invention, the thickness of the first copper layer, the thickness
of the second copper layer and the thickness of the third copper layer are between
10 micrometers and 35 micrometers.
[0015] In an embodiment of the invention, the thickness of the first plating copper layer,
the thickness of the second plating copper layer and the thickness of the third plating
copper layer are between 1 micrometer and 7 micrometers.
[0016] In an embodiment of the invention, the first plating copper layer and the third plating
copper layer are located on outer sides of the first copper layer and the third copper
layer respectively.
[0017] In an embodiment of the invention, the edges of the first dielectric layer and the
edges of the second dielectric layer are substantially aligned with the edges of the
first copper layer and the edges of the third copper layer.
[0018] Based on the above, since the first dielectric layer and the second dielectric layer
of the invention completely encapsulate the edges of the second copper layer and the
second plating copper layer which have edges retracted at a distance with respect
to the first copper layer and the third copper layer, and the edges of the first dielectric
layer and the edges of the second dielectric layer are substantially aligned with
the edges of the first copper layer and the edges of the third copper layer, namely
dielectric layers may completely seal the second copper layer and the second plating
copper layer, so as to form a completely sealed border, therefore the temporary carrier
of the invention may have strong sealed borders. In addition, since the first dielectric
layer and the second dielectric layer completely encapsulate the edges of the second
copper layer and the edges of the second plating copper layer, therefore the strength
and swelling-shrinkage uniformity of the temporary carrier may be enhanced effectively.
In addition, the temporary carrier and the circuit structures are separated along
the edges of the second copper layer and the edges of the second plating copper layer
which are exposed due to cutting the temporary carrier and the circuit structures
so as to form two independent package substrates, and therefore may have the advantage
of separating the plates easily.
[0019] Several exemplary embodiments accompanied with figures are described in detail below
to further describe the disclosure in details.
BRIEF DESCRIPTION OF THE DRAWINGS
[0020] The accompanying drawings are included to provide a further understanding of the
invention, and are incorporated in and constitute a part of this specification. The
drawings illustrate embodiments of the invention and, together with the description,
serve to explain the principles of the invention.
FIG. 1A to FIG. 1K are cross-sectional schematic diagrams illustrating a manufacturing
method of a package substrate according to an embodiment of the invention.
FIG. 2 is a schematic diagram illustrating a top view of a temporary carrier of FIG.
1B.
DESCRIPTION OF THE EMBODIMENTS
[0021] FIG. 1A to FIG. 1K are cross-sectional schematic diagrams illustrating a manufacturing
method of a package substrate according to an embodiment of the invention. Referring
to FIG. 1A, in the manufacturing method of the package substrate according to the
present embodiment, a first copper layer 110 and a first plating copper layer 112
formed thereon, a first dielectric layer 120, a second copper layer 130 and a second
plating copper layer 132 formed thereon, a second dielectric layer 140, a third copper
layer 150 and a third plating copper layer 152 formed thereon is provided. More specifically,
the first dielectric layer 120 is located between the first copper layer 110 and the
second copper layer 130. The second dielectric layer 140 is located between the second
plating copper layer 132 and the third copper layer 150. In particular, edges of the
second copper layer 130 of the present embodiment are retracted a distance D compared
to edges of the first copper layer 110 and edges of the third copper layer 150, as
is shown in FIG. 2. That is to say, a width/length of the second copper layer 130
and the second plating copper layer 132 formed thereon of the present embodiment is
smaller than a width/length of the first copper layer 110 and a width/length of the
third copper layer 150. In a different embodiment, the width of the second copper
layer 130 and the second plating copper layer 132 formed thereon may only be smaller
than the width of the first copper layer 110 and the width of the third copper layer
150. In another embodiment, the length of the second copper layer 130 and the second
plating copper layer 132 formed thereon may only be smaller than the length of the
first copper layer 110 and the length of the third copper layer 150.
[0022] As shown in FIG. 1A, in the present embodiment, the first copper layer 110, the second
copper layer 130 and the third copper layer 150, for example, are copper foil or electroless
plating copper layers. The first plating copper layer 112, the second plating copper
layer 132 and the third plating copper layer 152 are formed directly on the first
copper layer 110, the second copper layer 130 and the third copper layer 150 respectively
by electroplating. That is to say, the edges of the first plating copper layer 112,
the edges of the second plating copper layer 132 and the edges of the third plating
copper layer 152 may be substantially aligned with or trimmed flush with the edges
of the first copper layer 110, the edges of the second copper layer 130 and the edges
of the third copper layer 150 respectively. Here, a thickness of the first copper
layer 110, a thickness of the second copper layer 130 and a thickness of the third
copper layer 150 are greater than a thickness of the first plating copper layer 112,
a thickness of the second plating copper layer 132 and a thickness of the third plating
copper layer 152 respectively. Preferably, the thickness of the first copper layer
110, the thickness of the second copper layer 130 and the thickness of the third copper
layer 150 are between 10 micrometers and 35 micrometers. The thickness of the first
plating copper layer 112, the thickness of the second plating copper layer 132 and
the thickness of the third plating copper layer 152 are between 1 micrometer and 7
micrometers.
[0023] Referring to FIG. 1B, the first copper layer 110, the first dielectric layer 120,
the second copper layer 130, the second dielectric layer 140 and the third copper
layer 150 are laminated such that the first dielectric layer 120 and the second dielectric
layer 140 completely encapsulate the edges of the second copper layer 130 and the
edges of the second plating copper layer 132 formed thereon, and the edges of the
first dielectric layer 120 and the edges of the second dielectric layer 140 are substantially
aligned with or trimmed flush with the edges of the first copper layer 110 and the
edges of the third copper layer 150 so as to form a temporary carrier 100. Here, a
method for laminating the first copper layer 110, the first dielectric layer 120,
the second copper layer 130, the second dielectric layer 140 and the third copper
layer 150 can be thermo-compression bonding.
[0024] The first dielectric layer 120 and the second dielectric layer 140 in the present
embodiment will be slightly melted due to the temperature during thermo-compression
bonding, wherein the slightly melted first dielectric layer 120 and the second dielectric
layer 140 will extend to encapsulate the edges of the second copper layer 130 and
the edges of the second plating copper layer 132 formed thereon and bond with each
other to form a completely sealed border. In this way, the temporary carrier 100 of
the present embodiment may have strong sealed borders. Here, the edges of the second
copper layer 130 are retracted the distance D compared to the edges of the first copper
layer 110 and the edges of the third copper layer 150. The distance D, as shown in
FIG. 2, is the retracted distance D from the long side and the short side of the structure.
In other embodiments not shown, only the long side of the structure may be retracted
a distance, or only a short side of the structure may be retracted a distance, and
it should not be construed as a limitation to the invention. In addition, since the
first dielectric layer 120 and the second dielectric layer 140 completely encapsulate
the edges of the second copper layer 130 and the edges of the second plating copper
layer 132, therefore the strength and swelling-shrinkage uniformity of the temporary
carrier 100 may be enhanced effectively. That is to say, the second copper layer 130
and the second plating copper layer 132 encapsulated by the first dielectric layer
120 and the second dielectric layer 140 will not produce drastic changes (for example,
excessive warping or bending) due to the heating or cooling during manufacturing,
such that the temporary carrier 100 may have better structural strength and swelling-shrinkage
uniformity.
[0025] Next, referring to FIG. 1G, two circuit structures CS1, CS2 are formed on two opposite
surfaces 101, 102 of the temporary carrier 100, wherein each of the circuit structures
CS1 (or CS2) includes at least two patterned circuit layers 160, 170, an insulation
layer 190 located between the patterned circuit layers 160, 170, and a plurality of
conductive through hole structures 180 penetrating the insulation layer 190 and electrically
connected with the patterned circuit layers 160, 170. More specifically, regarding
the step of forming the circuit structures CS1, CS2 on the two opposite surfaces 101,
102 of the temporary carrier 100, first referring to FIG. 1C, the patterned circuit
layers 160 are respectively formed on the two opposite surfaces 101, 102 of the temporary
carrier 100, wherein the patterned circuit layers 160 expose a part of the first plating
copper layer 112 and a part of the third plating copper layer 152 respectively. Next,
referring to FIG. 1D, the insulation layers 190 and the circuit layers C formed thereon
are respectively laminated on the patterned circuit layers 160, wherein a method for
laminating the insulation layers 190 and the circuit layers C formed thereon on the
patterned circuit layers 160, for example, can be thermo-compression bonding.
[0026] Next, referring to FIG. IE, a part of the insulation layers 190 and circuit layers
C are removed to form a plurality of blind holes B exposing the patterned circuit
layers 160. Here, a method for removing the part of the insulation layers 190 and
circuit layers C, for example, is laser ablation or drilling a hole mechanically,
but not limited thereto. Next, referring to FIG. 1F, a plurality of conductive through
hole structures 180 are formed in the blind holes B, wherein the conductive through
hole structures 180 fill the blind holes B and are connected to the circuit layers
C. Here, a method for forming the conductive through hole structures 180, for example,
is via filling plating process. Next, referring to FIG. 1G, the circuit layers C are
patterned to form another two patterned circuit layers 170, wherein the patterned
circuit layers 160 are electrically connected with the patterned circuit layers 170
through the conductive through hole structures 180. Up to this point, the circuit
structures CS1, CS2 are formed on the temporary carrier 100.
[0027] Next, referring to FIG. 1H, the temporary carrier 100 and the circuit structures
CS1, CS2 are cut so as to expose the edges of the second copper layer 130 and the
edges of the second plating copper layer 132. Here, a method for cutting the temporary
carrier 100 and the circuit structures CS1, CS2, for example, is laser cutting or
mechanical cutting.
[0028] Next, referring to FIG. 1I and FIG. 1K, the temporary carrier 100 and the circuit
structures CS1, CS2 are separated along the exposed edges of the second copper layer
130 and the edges of the second plating copper layer 132 so as to form two package
substrates 10, 20 independent from each other. More specifically, regarding the step
of separating the temporary carrier 100 and the circuit structures CS1, CS2 along
the exposed edges of the second copper layer 130 and the edges of the second plating
copper layer 132, first referring to FIG. 1I, a first separation process is performed,
so as to separate the second copper layer 130 and the second plating copper layer
132. Since the second copper layer 130 and the second plating copper layer 132 are
only attached on the surface, therefore the second copper layer 130 and the second
plating copper layer 132 may be easily stripped using a mechanical force. Next, referring
to FIG. 1J, a second separation process is performed so as to strip the first copper
layer 110 and the third copper layer 150 from the first plating copper layer 112 and
the third plating copper layer 152 respectively. For example, the first copper layer
110 and the first plating copper layer 112 are stripped using a mechanical force,
and the third copper layer 150 and the third plating copper layer 152 are stripped
using a mechanical force. Lastly, referring to FIG. 1J and FIG. 1K, a third separation
process is performed, so as to separate the first plating copper layer 112 and the
third plating copper layer 150 from the patterned circuit layers 160 of the circuit
structures CS1, CS2 respectively to form the package substrates 10, 20 independent
from each other. At this point the manufacturing of the package substrates 10, 20
are completed. The third separation process may be performed by, for example, stripping
using a mechanical force or by micro-etching process.
[0029] Since the present embodiment, separates the temporary carrier 100 and the circuit
structure CS1, CS2 so as to form independent package substrates 10, 20 along the edges
of the second copper layer 130 and the edges of the second plating copper layer 132
which are exposed due to cutting the temporary carrier 100 and the circuit structures
CS1, CS2, therefore there is the advantage of where the separating the plates easily.
[0030] In summary, since the first dielectric layer and the second dielectric layer of the
invention completely encapsulate the edges of the second copper layer and the second
plating copper layer which have edges retracted at a distance with respect to the
first copper layer and the third copper layer, and the edges of the first dielectric
layer and the edges of the second dielectric layer are substantially aligned with
or trimmed flush with the edges of the first copper layer and the edges of the third
copper layer, namely the first dielectric layer and the second dielectric layer may
completely seal the second copper layer and the second plating copper layer, so as
to form a completely sealed border, therefore the temporary carrier of the invention
may have strong sealed borders. In addition, since the first dielectric layer and
the second dielectric layer completely encapsulate the edges of the second copper
layer and the edges of the second plating copper layer, therefore the strength and
swelling-shrinkage uniformity of the temporary carrier may be enhanced effectively.
In addition, the temporary carrier and the circuit structures are separated along
the edges of the second copper layer and the edges of the second plating copper layer
which are exposed due to cutting the temporary carrier and the circuit structures
so as to form two independent package substrates, and therefore may have the advantage
of separating the plates easily and increasing the yield of the manufacturing process
and separating the plates.
1. A manufacturing method of a package substrate (10, 20), comprising:
providing a first copper layer (110) and a first plating copper layer (112) formed
thereon, a first dielectric layer (120), a second copper layer (130) and a second
plating copper layer (132) formed thereon, a second dielectric layer (140), a third
copper layer (150) and a third plating copper layer (152) formed thereon, wherein
the first dielectric layer (120) is located between the first copper layer (110) and
the second copper layer (130), the second dielectric layer (140) is located between
the second plating copper layer (132) and the third copper layer (150), and edges
of the second copper layer (130) are retracted a distance (D) compared to edges of
the first copper layer (110) and edges of the third copper layer (150);
laminating the first copper layer (110), the first dielectric layer (120), the second
copper layer (130), the second dielectric layer (140) and the third copper layer (150)
such that the first dielectric layer (120) and the second dielectric layer (140) completely
encapsulate the edges of the second copper layer (130) and the edges of the second
plating copper layer (132) thereon so as to form a temporary carrier (100), and wherein
the edges of the first copper layer (110) and the edges of the third copper layer
(150) are substantially aligned to each other;
forming two circuit structures (CS1, CS2) on two opposite surfaces (101, 102) of the
temporary carrier (100), wherein each of the circuit structures (CS1, CS2) include
at least two patterned circuit layers (160, 170), an insulation layer (190) located
between the patterned circuit layers (160, 170), and a plurality of conductive through
hole structures (180) penetrating the insulation layer (190) and electrically connected
with the patterned circuit layers (160, 170);
cutting the temporary carrier (100) and the circuit structures (CS1, CS2) so as to
expose the edges of the second copper layer (130) and the edges of the second plating
copper layer (132); and
separating the temporary carrier (100) and the circuit structures (CS1, CS2) along
the exposed edges of the second copper layer (130) and the exposed edges of the second
plating copper layer (132) so as to form two package substrates (10, 20) independent
from each other.
2. The manufacturing method of a package substrate (10, 20) as claimed in claim 1, wherein
a thickness of the first copper layer (110), a thickness of the second copper layer
(130) and a thickness of the third copper layer (150) are greater than a thickness
of the first plating copper layer (112), a thickness of the second plating copper
layer (132) and a thickness of the third plating copper layer (152) respectively.
3. The manufacturing method of a package substrate (10, 20) as claimed in claim 2, wherein
the thickness of the first copper layer (110), the thickness of the second copper
layer (130) and the thickness of the third copper layer (150) are between 10 micrometers
and 35 micrometers.
4. The manufacturing method of a package substrate (10, 20) as claimed in claim 2, wherein
the thickness of the first plating copper layer (112), the thickness of the second
plating copper layer (132) and the thickness of the third plating copper layer (152)
are between 1 micrometer and 7 micrometers.
5. The manufacturing method of a package substrate (10, 20) as claimed in claim 1, wherein
a method for laminating the first copper layer (110), the first dielectric layer (120),
the second copper layer (130), the second dielectric layer (140) and the third copper
layer (150) is thermo-compression bonding.
6. The manufacturing method of a package substrate (10, 20) as claimed in claim 1, wherein
the step of forming the two circuit structures (CS1, CS2) on the two opposite surfaces
(101, 102) of the temporary carrier (100) comprises:
respectively forming a patterned circuit layer (160) on the two opposite surfaces
(101, 102) of the temporary carrier (100), wherein the patterned circuit layers (160)
respectively expose a part of the first plating copper layer (112) and a part of the
third plating copper layer (152);
respectively laminating an insulation layer (190) and a circuit layer (C) thereon
on the patterned circuit layers (160);
removing a part of the insulation layers (190) and the circuit layers (C) so as to
form a plurality of blind holes (B) exposing the patterned circuit layers (160);
forming the conductive through hole structures (180) in the blind holes (B), wherein
the conductive through hole structures (180) fill the blind holes (B) and are connected
to the circuit layers (C); and
patterning the circuit layers (C) to form another two patterned circuit layers (170),
wherein the patterned circuit layers (160) are electrically connected with the another
two patterned circuit layers (170) through the conductive through hole structures
(180).
7. The manufacturing method of a package substrate (10, 20) as claimed in claim 1, wherein
the step of separating the temporary carrier (100) and the circuit structures (CS1,
CS2) along the exposed edges of the second copper layer (130) and the edges of the
second plating copper layer (132) comprises:
performing a first separation process, so as to separate the second copper layer (130)
and the second plating copper layer (132);
performing a second separation process, so as to separate the first copper layer (110)
and the third copper layer (150) from the first plating copper layer (112) and the
third plating copper layer (152) respectively; and
performing a third separation process, so as to separate the first plating copper
layer (112) and the third plating copper layer (152) from the patterned circuit layers
(160) respectively so as to form the package substrates (10, 20) independent from
each other.
8. A package substrate (10, 20), comprising:
a first copper layer (110);
a second copper layer (130);
a third copper layer (150), wherein the second copper layer (130) is located between
the first copper layer (110) and the third copper layer (150), and edges of the second
copper layer (130) are retracted a distance (D) compared to edges of the first copper
layer (110) and edges of the third copper layer (150);
a first plating copper layer (112), disposed on the first copper layer (110), and
directly covering the first copper layer (110);
a second plating copper layer (132), disposed on the second copper layer (130), and
directly covering the second copper layer (130);
a third plating copper layer (152), disposed on the third copper layer (150), and
directly covering the third copper layer (150);
a first dielectric layer (120), disposed between the first copper layer (110) and
the second copper layer (130); and
a second dielectric layer (140), disposed between the second plating copper layer
(132) and the third copper layer (150), wherein the first dielectric layer (120) and
the second dielectric layer (140) completely encapsulate the edges of the second copper
layer (130) and the edges of the second plating copper layer (132).
9. The package substrate (10, 20) as claimed in claim 8, wherein a thickness of the first
copper layer (110), a thickness of the second copper layer (130) and a thickness of
the third copper layer (150) are greater than a thickness of the first plating copper
layer (112), a thickness of the second plating copper layer (132) and a thickness
of the third plating copper layer (152) respectively.
10. The package substrate (10,20) as claimed in claim 9, wherein the thickness of the
first copper layer (110), the thickness of the second copper layer (130) and the thickness
of the third copper layer (150) are between 10 micrometers and 35 micrometers.
11. The package substrate (10,20) as claimed in claim 9, wherein the thickness of the
first plating copper layer (112), the thickness of the second plating copper layer
(132) and the thickness of the third plating copper layer (152) are between 1 micrometer
and 7 micrometers.
12. The package substrate (10, 20) as claimed in claim 8, wherein the first plating copper
layer (112) and the third plating copper layer (152) are located on outer sides of
the first copper layer (110) and the third copper layer (150) respectively.
13. The package substrate (10, 20) as claimed in claim 8, wherein the edges of the first
dielectric layer (120) and the edges of the second dielectric layer (140) are substantially
aligned with the edges of the first copper layer (110) and the edges of the third
copper layer (150).