(19)
(11) EP 3 809 615 B1

(12) EUROPEAN PATENT SPECIFICATION

(45) Mention of the grant of the patent:
02.08.2023 Bulletin 2023/31

(21) Application number: 19216301.2

(22) Date of filing: 13.12.2019
(51) International Patent Classification (IPC): 
H04J 3/06(2006.01)
H03L 7/07(2006.01)
G06F 1/12(2006.01)
(52) Cooperative Patent Classification (CPC):
H04J 3/0638; G06F 1/12; H04L 7/0331; H04J 3/0667; H04L 12/40

(54)

TIME SYNCHRONIZATION OF DISTRIBUTED DEVICES

ZEITSYNCHRONISATION VON VERTEILTEN VORRICHTUNGEN

SYNCHRONISATION TEMPORELLE DE DISPOSITIFS DISTRIBUÉS


(84) Designated Contracting States:
AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

(30) Priority: 14.10.2019 US 201916601129

(43) Date of publication of application:
21.04.2021 Bulletin 2021/16

(73) Proprietor: ROSEMOUNT AEROSPACE INC.
Burnsville, MN 55306-4898 (US)

(72) Inventors:
  • DICKIE, David F.
    Granby, Connecticut 06035 (US)
  • RICHARDSON, Eric I.B.
    Charlotte, Vermont 05445 (US)

(74) Representative: Dehns 
St. Bride's House 10 Salisbury Square
London EC4Y 8JD
London EC4Y 8JD (GB)


(56) References cited: : 
WO-A2-2009/083501
US-B1- 7 576 622
   
  • AKPINAR MURAT ET AL: "Improved Clock Synchronization Algorithms for the Controller Area Network (CAN)", 2019 28TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND NETWORKS (ICCCN), IEEE, 29 July 2019 (2019-07-29), pages 1-8, XP033620511, DOI: 10.1109/ICCCN.2019.8846935 [retrieved on 2019-09-23]
   
Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).


Description

BACKGROUND



[0001] The present disclosure relates generally to electronic time-keeping, and in particular, to the time synchronization of distributed devices.

[0002] Events that are sensed, processed, recorded, or otherwise signaled are typically associated with a time of occurrence. Accordingly, distributed components typically include an internal electronic clock that is used for time-keeping, and for tagging events with a time of occurrence. Because there is an inherent drift in an electronic clock, the timing that is kept by various components can drift apart from each other. High-performance vehicles and structures can utilize a distributed system of sensors, processors, and other components that must be synchronized to a common time reference. Therefore, it is desirable to maintain highly-accurate time synchronization between distributed components in a system so that various events can be correlated relative to the common time reference, which can be referred to as a master clock. It is desirable to maintain time synchronization between distributed devices within 1 microsecond (1 µsec.) of each other. Some high-performance systems can require time synchronization that is better than (i.e., less than) 1 µsec.

[0003] Various electronic communication protocols can be used for transmitting time synchronization data to distributed devices. An aircraft is an exemplary platform that can include a number of distributed devices for sensing and/or processing various events. An aircraft environment can be susceptible to high levels of electronic noise (e.g., electromagnetic, radio frequency, static, lightning, electronic interference), which can present a design challenge for communications systems linking distributed devices. A serial data interface that uses differential signaling over a twisted-wire pair is an exemplary signal bus that can be used to link distributed devices in these exemplary harsh environments within an aircraft. Accordingly, there is a need for providing sub-microsecond time synchronization of distributed devices using a serial data interface. Wo 2009-083501 A3 describes a phase locked loop circuit. AKPINAR MURAT ET AL, 2019 28th International conference on computer communication and networks (ICCCN), IEEE, 29 July 2019 (2019-07-29), pages 1-8, XP033620511. DOI: 10.1109/ICCN.2019.8846935 describes "Improved Clock Synchronization algorithms for the controller area network (CAN)".

SUMMARY



[0004] A method of synchronizing a local clock with a master clock using a serial communication bus includes receiving by a serial data interface receiver a master time signal corresponding to a master clock, generating by a frequency tuning loop a time error signal corresponding to a difference between the master time signal and a local time signal, generating by the frequency tuning loop an actual frequency signal based on a base frequency and the time error signal, producing by the frequency tuning loop a command frequency error based on the actual frequency signal and the local time signal, and producing by the local clock an updated local time signal based on the command frequency error.

[0005] A system for synchronizing a local clock with a master clock using a serial communication bus includes a serial data interface receiver configured to receive a master time signal corresponding to the master clock, a frequency tuning loop configured to generate a time error signal corresponding to a difference between the master time signal and a local time signal, generate an actual frequency signal based on a base frequency and the time error signal, produce a command frequency error based on the actual frequency signal and the local time signal, and produce an updated local time signal based on the command frequency error, whereby the updated local time signal is representative of the local clock.

[0006] A distributed device network includes a serial communication bus, a master controller, a master clock on the master controller, and one or more sub-controllers, each including a local clock, a serial data interface receiver configured to receive a master time signal corresponding to the master clock, a frequency tuning loop configured to generate a time error signal corresponding to a difference between the master time signal and a local time signal, generate an actual frequency signal based on a base frequency and the time error signal, produce a command frequency error based on the actual frequency signal and the local time signal, and produce an updated local time signal based on the command frequency error, whereby the updated local time signal is representative of the local clock.

BRIEF DESCRIPTION OF THE DRAWINGS



[0007] 

FIG. 1 is a schematic block diagram of a smart sensing system utilizing a precision time synchronization system with a serial data interface.

FIG. 2 is a schematic block diagram of a sub-controller in the smart sensing system shown in FIG. 1.

FIG. 3 is a schematic block diagram of a frequency tuning loop for the sub-controller shown in FIG. 2.

FIG. 4 is a synchronization timing diagram for the smart sensing system shown in FIG. 1.


DETAILED DESCRIPTION



[0008] Time synchronization of distributed electronic devices (i.e., distributed devices) is important to the integrity of data that is collected by, processed by, and/or transmitted by these devices. A description of the present disclosure will be made using a smart sensing system as an exemplary embodiment of a system of distributed devices. A smart sensing system (S3) is a family of sensing and processing line replaceable units (LRUs) that are intended to function as system building blocks that form a scalable digital sensing infrastructure for a prognostics and health management (PHM) system. By design, a smart sensing system can be highly-configurable by using LRUs. Accordingly, the smart sensing system can be tailored to accommodate a wide variety of PHM applications involving sensing, monitoring, and/or processing. An aircraft is an exemplary embodiment of a smart sensing system architecture that provides an overall PHM system by using a number of distributed nodes. Some of the nodes can be structural health monitoring nodes, each of which can contain various sensors. Non-limiting examples of sensors and parameters that can be monitored by an exemplary smart sensing system include stress, strain, and impact sensors throughout aircraft components, environmental and flight parameters measured by air data probes, gas turbine engine operating parameters, and radio frequency (RF), optical, magnetic, and acoustical signals measured by various sensors. A high-performance smart sensing system can require time synchronization accuracy between various components that is closer than 1 µsec. (1 × 10-6 seconds), while being able to communicate using a serial data bus architecture. An RS-485 bus is an exemplary serial data bus that can be used in an aircraft's architecture. In some embodiments, a system of distributed time-keeping devices can require time synchronization accuracy that is significantly better than 1 µsec. In some of these embodiments, the time synchronization accuracy requirement can be on the order of 100 nsec. (1 × 10-7 seconds). In other of these embodiments, the time synchronization accuracy requirement can be on the order of 10 nsec. (1 × 10-8 seconds).

[0009] FIG. 1 is a schematic block diagram of a smart sensing system (S3) utilizing a precision time synchronization system with a serial data interface. Sync will be used to refer to synchronization in the present disclosure. Shown in FIG. 1 are smart sensing system 10, master controller 12, master clock 14, serial communication buses 16, sub-controller 20, sub-controller clock 24, node 70, and node clock 74. Master controller 12 includes master clock 14, which establishes the time reference for smart sensing system 10. Accordingly, master clock 14 provides the time of day (TOD) as a time synchronization reference for smart sensing system 10, and can be said to be in synchronization (sync) layer 1. Master clock 14 can include a stable precision oscillator that produces an output that is counted and translated into time of day. Master controller 12 can be referred to as a smart sensing system (S3) master controller, which provides time synchronization to one or more sub-controllers 20. Sub-controllers 20 can be referred to as smart sensing system (S3) controllers. Each sub-controller 20 includes sub-controller clock 24, and can be said to be in synchronization (sync) layer 2. Sub-controllers 20 are communicatively coupled to master controller 12 by serial communication bus 16. Accordingly, sub-controller clocks 24 are in time synchronization with master clock 14, as will be described later in regard to FIGS. 2-3. Sub-controllers 20 can also be described as being highly-configurable LRUs, because they can be added, removed, and/or relocated, simply requiring connections to serial communication buses 16. As will be described later in FIG. 4, smart sensing system 10 can account for changes that occur in the location of sub-controllers 20. It is to be appreciated that in most embodiments, electrical power connections to sub-controllers 20 are also required (not shown).

[0010] Under each sub-controller 20 are one or more nodes 70, each having an associated node clock 74. Sub-controllers 20 provide time synchronization to nodes 70, being communicatively coupled to each by serial data buses 16. Node clocks 74 are in time synchronization with associated sub-controller 20, and can be said to be in synchronization (sync) layer 3. Any number of sub-controllers 20 can be communicatively connected under master controller 12 via serial communication bus 16. Moreover, any number of nodes 70 can be connected under each sub-controller 20 via serial communication bus 16. Nodes 70 can also be described as being highly-configurable LRUs, because they can be added, removed, and/or relocated, simply requiring connections to serial communication buses 16. In some embodiments, smart sensing system 10 can include one or more sub-controllers 20, while omitting nodes 70 from any or all of each sub-controller 20.

[0011] FIG. 2 is a schematic block diagram of sub-controller 20 in smart sensing system 10 shown in FIG. 1. Shown in FIG. 2 are serial communication buses 16, sub-controller 20, RS-485 receiver 22, sub-controller clock 24, sub-controller time signal 26, RS-485 transmitter 28, and frequency tuning loop 30. In the illustrated embodiment, serial communication buses 16 use the RS-485 standard for serial communications. The RS-485 standard is jointly published by the Telecommunications Industry Association and the Electronic Industries Alliance (TIA/EIA), and is therefore also known as the TIA-485 and EIA-485 standards. Accordingly, serial communication bus 16 can be referred to as an RS-485 bus. Sub-controller 20 receives serial time synchronization data via serial data bus 16 using RS-485 receiver 22. In the illustrated embodiment, serial communication bus 16 (i.e., RS-485 bus) uses differential signaling over a twisted wire pair, thereby providing a relatively high degree of signal integrity in an electrically-noisy environment. In other embodiments, serial communication bus 16 can use a serial interface standard that is different than RS-485. Other exemplary serial interface standards include RS-422, RS-232, controller area network (CAN), local interconnect network (LIN), optical link, and wireless communications protocol. Accordingly, in these other embodiments, RS-485 receiver 22 can be replaced by a suitable serial data bus receiver.

[0012] Referring again to FIG. 2, the time synchronization signal that is received via serial data bus 16 can be referred to as an input serial word that is used to provide time synchronization of sub-controller 20 (i.e., sub-controller) with master controller 12. The time synchronization signal (i.e., input serial word) is provided to frequency tuning loop 30, which maintains time-keeping accuracy of sub-controller clock 24. Frequency tuning loop 30 maintains the time synchronism of sub-controller clock 24 with respect to master clock 14, and will be described in more detail later in FIG. 3. Sub-controller clock 24 maintains and provides sub-controller time signal 26 for use by sub-controller 20, and for use by all nodes 70 that are subservient to sub-controller 20. Sub-controller time signal 26 can be referred to as a local time signal. Sub-controller time signal 26 is in time synchronism with master clock 14 (i.e., time of day) by the operation of a frequency tuning loop, as will be described later in FIG. 3. As described above in regard to FIG. 1, sub-controller 20 can provide time synchronism to one or more nodes 70. Therefore, sub-controller time signal 26 is also input to RS-485 transmitter 28 for transmission via serial data bus 16 to the subservient nodes. RS-485 transmitter 28 can be referred to as a serial data bus transmitter, which can use any other suitable serial data standard in various other embodiments. FIG. 2 depicts an exemplary embodiment of time synchronization between master controller 12 and a particular sub-controller 20 (i.e., between master clock 14 and a particular sub-controller clock 24). In the exemplary embodiment, master clock 14 can be referred to as a master clock, and sub-controller clock 24 can be referred to as a local clock. A similar system can provide time synchronization between a sub-controller 20 and a particular node 70 (i.e., between a sub-controller clock 24 and a node clock 74). Accordingly, in describing time synchronization between sub-controller clock 24 and node clock 74, sub-controller clock 24 can be referred to as a master clock, and node clock 74 can be referred to as a local clock.

[0013] FIG. 3 is a schematic block diagram of frequency tuning loop 30 for sub-controller 20 shown in FIG. 2. Shown in FIG. 3 are RS-485 receiver 22, sub-controller time signal 26, frequency tuning loop 30, input serial word 32, input summing node 34, time error signal 36, time error amplifier 38, frequency error signal 40, base frequency 42, base frequency signal 44, frequency error summing node 46, actual frequency signal 48, command frequency summing node 50, command frequency error 52, proportional integral derivative (PID) controller 54, command frequency 56, command frequency amplifier 58, local time feedback signal 60, and digitally-controlled oscillator 62. RS-485 receiver 22 receives serial time synchronization data from master controller 12 via serial communication bus 16, producing input serial word 32 as described above in regard to FIG. 2. Master controller 12 includes a serial data bus transmitter (not shown) that transmits the time of day signal from master clock 14. Input serial word 32 (i.e., serial time synchronization signal) is compared against local time feedback signal 60 by input summing node 34 which evaluates a difference between input serial word 32 (i.e., representative of time of day) and local time feedback signal 60 (i.e., local time), thereby producing time error signal 36. Local time feedback signal 60 will be described in greater detail later. Time error signal 36 is processed by time error amplifier 38, thereby producing frequency error signal 40. In a manner similar to that of master clock 14, sub-controller clock 24 uses a precision oscillator that can be precisely controlled to maintain a precision a desired frequency. In the illustrated embodiment, digitally-controlled oscillator 62 is used as a controllable precision oscillator. Digitally-controlled oscillator 62 can be referred to as a digitally controlled crystal oscillator (DCXO). In other embodiments, a voltage controlled crystal oscillator (VCXO) can be used as a controllable precision oscillator. Digitally-controlled oscillator 62 produces sub-controller time signal 26. It is to be appreciated that additional circuit components (not shown in FIG. 3) are used for frequency counting to translate sub-controller time signal 26 into a local time signal (i.e., sub-controller clock 24).

[0014] Referring again to FIG. 3, base frequency 42 provides base frequency signal 44. Base frequency 42 can be referred to as base frequency reference value, or as a nominal reference frequency. In various embodiments, base frequency 42 can be implemented as a reference oscillator, and/or as a reference value. Base frequency signal 44 can be referred to as the nominal oscillator frequency (i.e., reference frequency). In the illustrated embodiment, base frequency 42 (i.e., and associated base frequency signal 44) can range from about 10 - 100 MHz. In some embodiments, base frequency 42 can range from about 1 MHz - 1 GHz. In other embodiments, base frequency 42 can be less than 1 MHz or greater than 1 GHz. Frequency error signal 40 is combined with base frequency signal 44 by frequency error summing node 46, thereby producing actual frequency signal 48. In other words, frequency error signal 40, which represents time error signal 36, is added to base frequency signal 44 to calculate actual frequency signal 48 as being a frequency that will result in zero error between actual frequency signal 48 and master clock 14. Actual frequency signal 48 is compared against command frequency 56 by command frequency summing node 50, which evaluates a difference between actual frequency signal 48 and command frequency 56, thereby producing command frequency error 52. Command frequency 56 is representative of the local time, that being the error-corrected frequency of digitally-controlled oscillator 62, which can be referred to as the updated local time. Accordingly, command frequency error 52 represents the error-correction that must be applied to digitally-controlled oscillator 62 so that the updated local time matches the time of day (i.e., master clock 14). It is known to those skilled in the control system art that directly feeding an error signal into a feedback control system can result in unstable operation (e.g., overshooting, undershooting, hunting). Therefore, command frequency error 52 is input to PID controller 54 which dampens the aforementioned instability that could otherwise result, thereby establishing stable operation of digitally-controlled oscillator 62. Proportional integral derivative controller 54 can be referred to as a feedback optimizing component. In the illustrated embodiment, PID controller 54 extracts proportional components of command frequency error 52, while also performing integrating (i.e., weighting) and differentiating (i.e., rate) operations on command frequency error 52. In other embodiments, one or more of the proportional, integral, and/or derivative operations can be excluded from the feedback optimizing component. Digitally-controlled oscillator 62, being time synchronized with master clock 14, therefore produces sub-controller time signal 26 (i.e., local time signal). Additional aspects of time synchronization will be described in greater detail later in FIG. 4. As noted earlier, it is to be appreciated that additional circuit components (not shown in FIG. 3) are used for frequency counting to translate sub-controller time signal 26 into the local time signal. Command frequency 56 (i.e., representative of local time) is also provided as an input to command frequency amplifier 58 which provides local time feedback signal 60.

[0015] The embodiment shown in FIG. 3 depicts how frequency tuning loop 30 provides time synchronization between sub-controller 20 and master controller 12. Therefore, each sub-controller 20 has a separate frequency tuning loop 30 and associated components as shown in FIG. 3. Time synchronization is also provided from each sub-controller 20 and each associated node 70, with each node having a separate frequency tuning loop 30 and associated components that are substantially similar to those shown in FIG. 3. Because nodes 70 and associated node clocks 74 are in the lowest time synchronization level (i.e., sync level 3), a serial transmitter (e.g., RS-485 transmitter 28) is not necessary at the output of node clocks 74.

[0016] FIG. 4 is a synchronization timing diagram for smart sensing system 10 shown in FIG. 1. Shown in FIG. 4 are master controller 12, master clock 14, sub-controller 20, sub-controller clock 24, timing diagram 90, sync message 92, sync follow-up message 94, delay request message 96, and delay response message 98. The descriptions of master clock 14 and sub-controller clock 24 are substantially as provided above in regard to FIG. 1. Timing diagram 90 demonstrates how message propagation delays can be determined and corrected for in providing time synchronization between master controller 12 (i.e., master clock 14) and sub-controller 20 (i.e., sub-controller clock 24, slave clock). Sync message 92 is produced by master controller 12 at time T1 and arrives at sub-controller 20 at time T2 as a result of message propagation delay. Sync follow-up message 94 is a second sync message that is produced by master controller 12, arriving at sub-controller 20 at a later time. Sync follow-up message 94 triggers delay request message 96 which is produced by sub-controller 20 at time T3 and propagates to master controller 12, arriving at time T4. In response to receiving delay request message 96, master controller 12 generates delay response message 98, which propagates to sub-controller 20. In the illustrated embodiment, sync message 92, sync follow-up message 94, delay request message 96, and delay response message 98 are transmitted between master controller 12 and sub-controller 20 via serial communication bus 16 (shown in FIGS. 1 - 2). Timing diagram 90 can be referred to as a precision time protocol. In an exemplary embodiment, the precision time protocol depicted in timing diagram 90 can use the IEEE-1588 standard for precision clock synchronization (i.e., time synchronization). Timing diagram 90 depicted in FIG. 4 is based on the IEEE-1588 Standard (Edition 2.0, 2009-02), published by the Institute of Electrical and Electronics Engineers (IEEE). In some embodiments, other precision time protocol methods can be used (i.e., other than the IEEE-1588 Standard).

[0017] Propagation time delays are a combination of signal propagation along serial communication bus 16 and circuitry processing time. The physical length of a section of serial communication bus 16 determines the signal propagation time therein, and RS-485 receiver 22, RS-485 transmitter 28, and other circuit components are non-limiting examples of circuits that can introduce additional propagation time delays (e.g., circuit switching speeds). Accordingly, the propagation time of sync message 92 can be calculated as (T2 - T1), and propagation time of delay request message 96 can be calculated as (T4 - T3). In the illustrated embodiment, these propagation time delays are asymmetrical, with (T4 - T3) being greater than (T2 - T1). Accordingly, an effective propagation delay can be calculated using equation 1.

A timing offset can then be calculated using equation 2.

By combining Equations 1 and 2, timing offset can be written using equation 3.

Therefore, the value of timing offset is used as time error signal 36 as shown above in regard to FIG. 3.



[0018] The exemplary embodiment of timing diagram 90 shown in FIG. 3 was described regarding the time synchronization of a particular sub-controller clock 24 with master clock 14. Timing diagram 90 can also be used to provide time synchronization of a particular node clock 74 with a sub-controller clock 24 in a substantially similar manner. In describing time synchronization between a node clock 74 and a sub-controller clock 24, node clock can be referred to as a local clock or as a slave clock, and sub-controller clock 24 can be referred to as a master clock.

[0019] As described above in regard to FIG. 1, sub-controllers 20, nodes 70 can be referred to as being highly-configurable LRUs, and can be added, removed, and/or relocated with a relative amount of ease. An addition or relocation could affect the effective propagation delay and/or timing offset for any particular LRU (e.g., sub-controller 20, node 70). Accordingly, it can be important to determine the values of effective propagation delay and timing offset during the operation of smart sensing system 10. In some embodiments, the values of effective propagation delay and timing offset can be measured periodically during the operation of smart sensing system 10. It is to be appreciated that each interconnection between master controller 12 and each sub-controller 20 has an associated value of effective propagation delay and timing offset. Moreover, time synchronization between each sub-controller 20 and each associated node 70 has an associated value of effective propagation delay and timing offset. Accordingly, values of effective propagation delay and timing offset must be periodically measured for each of the various sub-controllers 20 and nodes 70 in smart sensing system 10. In an exemplary embodiment, the values of effective propagation delay and timing offset can be measured about once per second during the operation of a system of distributed devices (e.g., smart sensing system 10). In other embodiments, the values of effective propagation delay and/or timing offset can be measured at other intervals, either more or less frequently than about once per second. In yet other embodiments, the values of effective propagation delay and/or timing offset can be measured during the initialization (i.e., start-up) of a particular sub-controller 20 and/or node 70. In some embodiments, these values can be measured according to a particular schedule during the operation of a system of distributed devices (e.g., smart sensing system 10).

[0020] By using the architecture of smart sensing system 10 having master controller 12 and one or more sub-controllers 20, each having an associated frequency tuning loop 30, serial communication bus 16 can be used to provide highly accurate time-sync of highly-configurable LRUs throughout smart sensing system 10. In the illustrated embodiment, time synchronization can be provided within smart sensing system 10 whereby sub-controller clocks 24 and node clocks 74 are synchronized with master clock 14 within 1 µsec. This can be referred to as sub-microsecond synchronization. In some embodiments, time synchronization can be provided within 100 nsec (1 × 10-7 sec.). In other embodiments, time synchronization can be provided within 10 nsec (1 × 10-8 sec.).

[0021] The exemplary embodiment shown and described in FIG. 1 was of a smart sensing system as a family of distributed sensing and processing line replaceable units LRUs. Time synchronization between any two or more distributed electronic devices using a serial communications bus is within the scope of the present disclosure, without regard to the platform, structure, or architecture of the distributed devices. Moreover, the scope of the present disclosure includes all systems of distributed electronic devices regardless of the scalability and/or movability of those components (i.e., including LRU and non-LRU devices).


Claims

1. A method of synchronizing a local clock (24) with a master clock (14) using a serial communication bus (16), the method comprising:

receiving, by a serial data interface receiver, a master time signal corresponding to a master clock;

generating, by a frequency tuning loop (30), a time error signal (36) corresponding to a difference between the master time signal and a local time signal;

generating, by the frequency tuning loop, an actual frequency signal (48) based on

a reference frequency (44) and

the time error signal;

producing, by the frequency tuning loop, a command frequency error (56) based on the

actual frequency signal and the local time signal; and producing by the local

clock, an updated local time signal (26) based on the command frequency error

such that the updated local time signal is synchronized with the master time signal, and wherein the updated local time signal is representative of the local clock.


 
2. The method of claim 1, further comprising producing, by a time error amplifier, a frequency error signal, wherein the frequency error signal is representative of the time error signal, and/or further comprising transmitting, by a serial data interface transmitter, the updated local time signal, wherein the updated local time signal is synchronized with the master time signal.
 
3. The method of claim 1 or 2, further comprising producing, by an oscillator, the local time signal, wherein:

the oscillator defines an oscillator frequency; and

the local time signal is representative of the oscillator frequency.


 
4. The method of claim 3, further comprising producing, by a feedback optimizing component, an oscillator control signal, wherein the feedback optimizing component is configured to reduce overshoot and/or undershoot by the oscillator.
 
5. The method of claim 4, wherein the feedback optimizing component comprises one or more of: a proportional component, an integrating component, and a differentiating component.
 
6. The method of claim 5, wherein the feedback optimizing component comprises a proportional integral derivative controller.
 
7. The method of claim 3, wherein the oscillator frequency ranges from 1 MHz - 1 GHz, and wherein the oscillator frequency ranges from 10 MHz - 100 MHz.
 
8. The method of claim 3, wherein the oscillator is selected from the group consisting of a digitally-controlled crystal oscillator and a voltage-controlled crystal oscillator.
 
9. The method of any preceding claim, wherein a time-keeping difference between the local clock and the master clock is less than 1 microsecond.
 
10. The method of any preceding claim, wherein the serial communication bus uses a serial communication protocol that is selected from the group consisting of: RS-485, RS-422, RS-232, controller area network "CAN", local interconnect network "LIN", optical link, and wireless link, and wherein:

the serial communication protocol is RS-485; and

the serial data interface receiver is an RS-485 receiver.


 
11. The method of any preceding claim, wherein:

the master clock is disposed on a master controller; and

the local clock is disposed on a sub-controller.


 
12. A system for synchronizing a local clock (24) with a master clock (14) using a serial communication bus (16), the system comprising:

a serial data interface receiver (22), configured to receive a master time signal corresponding to the master clock;

a frequency tuning loop (30), configured to:

generate a time error signal (36) corresponding to a difference between the master time signal and a local time signal;

generate an actual frequency signal (48) based on

a reference frequency (44) and

the time error signal;

produce a command frequency error (56) based on the actual frequency signal
and the local time signal; and

produce an updated local time signal (26) based on the command frequency
error;

wherein the updated local time signal is representative of the local clock.


 
13. The system of claim 12, wherein a time-keeping difference between the local clock and the master clock is less than 1 microsecond, or
wherein the time-keeping difference between the local clock and the master clock is less than 100 nanoseconds.
 
14. A distributed device network, comprising:

a serial communication bus (16);

a master controller (12);

a master clock (14), disposed on the master controller; and

one or more sub-controllers (20), each comprising:
a local clock (24) and the system of any claim 12 or 13.


 
15. The distributed device network of claim 14, further comprising one or more nodes, each of the one or more nodes comprising a node clock, wherein:

each of the one or more nodes is connected to an associated sub-controller by a serial communication bus; and

each of the one or more nodes is configured to provide time synchronization between a respective local clock of the associated sub-controller and the respective node clock using the serial communication bus, and wherein the distributed device network is a smart sensing system.


 


Ansprüche

1. Verfahren zum Synchronisieren einer lokalen Uhr (24) mit einer Master-Uhr (14) unter Verwendung eines seriellen Kommunikationsbusses (16), wobei das Verfahren Folgendes umfasst:

Empfangen eines Master-Zeitsignals, das einem Master-Uhr entspricht, durch einen seriellen Datenschnittstellenempfänger;

Erzeugen eines Zeitfehlersignals (36) durch eine Frequenzabstimmschleife (30), das einer Differenz zwischen dem Master-Zeitsignal und einem lokalen Zeitsignal entspricht;

Erzeugen eines tatsächlichen Frequenzsignals (48) durch die Frequenzabstimmschleife basierend auf:

einer Referenzfrequenz (44) und

dem Zeitfehlersignal;

Erzeugen eines Befehlsfrequenzfehlers (56) durch die Frequenzabstimmschleife basierend auf dem tatsächlichen Frequenzsignal und dem lokalen Zeitsignal; und Erzeugen eines aktualisierten lokalen Zeitsignals (26) derart durch die lokalen Uhr basierend auf dem Befehlsfrequenzfehler, dass das aktualisierte lokale Zeitsignal mit dem Master-Zeitsignal synchronisiert ist, und wobei das aktualisierte lokale Zeitsignal repräsentativ für die lokale Uhr ist.


 
2. Verfahren nach Anspruch 1, ferner umfassend Erzeugen eines Frequenzfehlersignals durch einen Zeitfehlerverstärker, wobei das Frequenzfehlersignal repräsentativ für das Zeitfehlersignal ist, und/oder ferner umfassend Übertragen des aktualisierten lokalen Zeitsignals durch einen seriellen Datenschnittstellensender, wobei das aktualisierte lokale Zeitsignal mit dem Master-Zeitsignal synchronisiert ist.
 
3. Verfahren nach Anspruch 1 oder 2, ferner umfassend Erzeugen des lokalen Zeitsignals durch einen Oszillator, wobei:

der Oszillator eine Oszillatorfrequenz definiert; und

das lokale Zeitsignal für die Oszillatorfrequenz repräsentativ ist.


 
4. Verfahren nach Anspruch 3, ferner umfassend Erzeugen eines Oszillatorsteuersignals durch eine Rückkopplungsoptimierungskomponente, wobei die Rückkopplungsoptimierungskomponente dazu konfiguriert ist, ein Überschwingen und/oder ein Unterschwingen des Oszillators zu reduzieren.
 
5. Verfahren nach Anspruch 4, wobei die Rückkopplungsoptimierungskomponente eines oder mehrere von Folgendem umfasst: eine proportionale Komponente, eine integrierende Komponente und eine differenzierende Komponente.
 
6. Verfahren nach Anspruch 5, wobei die Rückkopplungsoptimierungskomponente einen Proportional-Integral-Differential-Regler umfasst.
 
7. Verfahren nach Anspruch 3, wobei die Oszillatorfrequenz im Bereich von 1 MHz - 1 GHz liegt, und
wobei die Oszillatorfrequenz im Bereich von 10 MHz - 100 MHz liegt.
 
8. Verfahren nach Anspruch 3, wobei der Oszillator aus der Gruppe ausgewählt ist, die aus einem digital gesteuerten Quarzoszillator und einem spannungsgesteuerten Quarzoszillator besteht.
 
9. Verfahren nach einem der vorhergehenden Ansprüche, wobei die Zeitmessdifferenz zwischen der lokalen Uhr und der Master-Uhr weniger als 1 Mikrosekunde beträgt.
 
10. Verfahren nach einem der vorhergehenden Ansprüche, wobei der serielle Kommunikationsbus ein serielles Kommunikationsprotokoll verwendet, das aus der Gruppe ausgewählt ist, die aus den Folgenden besteht: RS-485, RS-422, RS-232, Controller Area Network "CAN", lokales Verbindungsnetzwerk "LIN", optische Verbindung und drahtlose Verbindung, und wobei:

das serielle Kommunikationsprotokoll RS-485 ist; und

der serielle Datenschnittstellenempfänger ein RS-485-Empfänger ist.


 
11. Verfahren nach einem der vorhergehenden Ansprüche, wobei:

die Master-Uhr auf einem Master-Regler angeordnet ist; und

die lokale Uhr auf einem Nebenregler angeordnet ist.


 
12. System zum Synchronisieren einer lokalen Uhr (24) mit einer Master-Uhr (14) unter Verwendung eines seriellen Kommunikationsbusses (16), wobei das System Folgendes umfasst:

einen seriellen Datenschnittstellenempfänger (22), der dazu konfiguriert ist, ein der Master-Uhr entsprechendes Master-Zeitsignal zu empfangen;

eine Frequenzabstimmschleife (30), die zu Folgendem konfiguriert ist:

Erzeugen eines Zeitfehlersignals (36), das einer Differenz zwischen dem Master-Zeitsignal und einem lokalen Zeitsignal entspricht;

Erzeugen eines tatsächlichen Frequenzsignals (48) basierend auf:

einer Referenzfrequenz (44) und

dem Zeitfehlersignal;

Erzeugen eines Befehlsfrequenzfehlers (56) basierend auf dem tatsächlichen Frequenzsignal und dem lokalen Zeitsignal; und

Erzeugen eines aktualisierten lokalen Zeitsignals (26) basierend auf dem Befehlsfrequenzfehler;

wobei das aktualisierte lokale Zeitsignal repräsentativ für die lokale Uhr ist.


 
13. System nach Anspruch 12, wobei eine Zeitmessdifferenz zwischen der lokalen Uhr und der Master-Uhr weniger als 1 Mikrosekunde ist, oder
wobei die Zeitmessdifferenz zwischen der lokalen Uhr und der Master-Uhr weniger als 100 Nanosekunden ist.
 
14. Verteiltes Vorrichtungsnetzwerk, umfassend:

einen seriellen Kommunikationsbus (16);

einen Master-Regler (12);

eine Master-Uhr (14), die auf dem Master-Regler angeordnet ist; und

einen oder mehrere Nebenregler (20), die jeweils Folgendes umfassen:
eine lokale Uhr (24) und das System nach einem der Ansprüche 12 oder 13.


 
15. Verteiltes Vorrichtungsnetzwerk nach Anspruch 14, ferner umfassend einen oder mehrere Knoten, wobei jeder des einen oder der mehreren Knoten eine Knotenuhr umfasst, wobei:

jeder des einen oder der mehreren Knoten über einen seriellen Kommunikationsbus mit einem zugehörigen Nebenregler verbunden ist; und

jeder des einen oder der mehreren Knoten dazu konfiguriert ist, unter Verwendung des seriellen Kommunikationsbusses eine Zeitsynchronisation zwischen einer entsprechenden lokalen Uhr des zugehörigen Nebenreglers und der entsprechenden Knotenuhr bereitzustellen, und wobei das verteilte Vorrichtungsnetzwerk ein intelligentes Sensorsystem ist.


 


Revendications

1. Procédé de synchronisation d'une horloge locale (24) avec une horloge maîtresse (14) à l'aide d'un bus de communication en série (16), le procédé comprenant :

la réception, par un récepteur d'interface de données en série, d'un signal temporel maître correspondant à une horloge maîtresse ;

la génération, par une boucle d'accord de fréquence (30), d'un signal d'erreur temporelle (36) correspondant à une différence entre le signal temporel maître et un signal temporel local ;

la génération, par la boucle d'accord de fréquence, d'un signal de fréquence réelle (48) sur la base :

d'une fréquence de référence (44) et

du signal d'erreur temporelle ;

la production, par la boucle d'accord de fréquence, d'une erreur de fréquence de commande (56) sur la base du signal de fréquence réelle et du signal temporel local ; et la production, par l'horloge locale, d'un signal temporel local mis à jour (26) sur la base de l'erreur de fréquence de commande de sorte que le signal temporel local mis à jour est synchronisé avec le signal temporel maître, et dans lequel le signal temporel local mis à jour est représentatif de l'horloge locale.


 
2. Procédé selon la revendication 1, comprenant en outre la production, par un amplificateur d'erreur temporelle, d'un signal d'erreur de fréquence, dans lequel le signal d'erreur de fréquence est représentatif du signal d'erreur temporelle, et/ou comprenant en outre la transmission, par un émetteur d'interface de données en série, du signal temporel local mis à jour, dans lequel le signal temporel local mis à jour est synchronisé avec le signal temporel maître.
 
3. Procédé selon la revendication 1 ou 2, comprenant en outre la production, par un oscillateur, du signal temporel local, dans lequel :

l'oscillateur définit une fréquence d'oscillateur ; et

le signal temporel local est représentatif de la fréquence de l'oscillateur.


 
4. Procédé selon la revendication 3, comprenant en outre la production, par un composant d'optimisation de rétroaction, d'un signal de commande d'oscillateur, dans lequel le composant d'optimisation de rétroaction est configuré pour réduire la suroscillation et/ou la sous-oscillation par l'oscillateur.
 
5. Procédé selon la revendication 4, dans lequel le composant d'optimisation de rétroaction comprend un ou plusieurs parmi :
un composant proportionnel, un composant d'intégration et un composant de différenciation.
 
6. Procédé selon la revendication 5, dans lequel le composant d'optimisation de rétroaction comprend un dispositif de commande dérivé intégral proportionnel.
 
7. Procédé selon la revendication 3, dans lequel la fréquence de l'oscillateur est comprise entre 1 MHz et 1 GHz, et
dans lequel la fréquence de l'oscillateur est comprise entre 10 MHz et 100 MHz.
 
8. Procédé selon la revendication 3, dans lequel l'oscillateur est choisi dans le groupe constitué par un oscillateur à cristal commandé numériquement et un oscillateur à cristal commandé en tension.
 
9. Procédé selon une quelconque revendication précédente, dans lequel un écart horaire entre l'horloge locale et l'horloge maîtresse est inférieur à 1 microseconde.
 
10. Procédé selon une quelconque revendication précédente, dans lequel le bus de communication en série utilise un protocole de communication en série qui est sélectionné dans le groupe constitué de : RS-485, RS-422, RS-232, réseau de zone de dispositif de commande « CAN », réseau d'interconnexion local « LIN », liaison optique et liaison sans fil, et dans lequel :

le protocole de communication en série est RS-485 ; et

le récepteur d'interface de données en série est un récepteur RS-485.


 
11. Procédé selon une quelconque revendication précédente, dans lequel :

l'horloge maître est disposée sur un dispositif de commande maître ; et

l'horloge locale est disposée sur un sous-dispositif de commande.


 
12. Système pour synchroniser une horloge locale (24) avec une horloge maîtresse (14) en utilisant un bus de communication en série (16), le système comprenant :

un récepteur d'interface de données en série (22), configuré pour recevoir un signal temporel maître correspondant à l'horloge maître ;

une boucle d'accord de fréquence (30), configurée pour :

générer un signal d'erreur temporelle (36) correspondant à une différence entre le signal temporel maître et un signal temporel local ;

générer un signal de fréquence réelle (48) sur la base :

d'une fréquence de référence (44) et

du signal d'erreur temporelle ;

produire une erreur de fréquence de commande (56) sur la base du signal de fréquence réelle et du signal temporel local ; et

produire un signal temporel local mis à jour (26) sur la base de l'erreur de fréquence de commande ;

dans lequel le signal temporel local mis à jour est représentatif de l'horloge locale.


 
13. Système selon la revendication 12, dans lequel une différence de chronométrage entre l'horloge locale et l'horloge maîtresse est inférieure à 1 microseconde, ou
dans lequel la différence de chronométrage entre l'horloge locale et l'horloge maîtresse est inférieure à 100 nanosecondes.
 
14. Réseau de dispositifs distribués, comprenant :

un bus de communication en série (16) ;

un dispositif de commande maître (12) ;

une horloge maîtresse (14), disposée sur le dispositif de commande maître ; et

un ou plusieurs sous-dispositifs de commande (20), comprenant chacun :
une horloge locale (24) et le système selon l'une quelconque des revendications 12 ou 13.


 
15. Réseau de dispositifs répartis selon la revendication 14, comprenant en outre un ou plusieurs noeuds, chacun du ou des noeuds comprenant une horloge de noeud, dans lequel :

chacun des un ou plusieurs noeuds est connecté à un sous-dispositif de commande associé par un bus de communication en série ; et

chacun des un ou plusieurs noeuds est configuré pour fournir une synchronisation temporelle entre une horloge locale respective du sous-dispositif de commande associé et l'horloge de noeud respective utilisant le bus de communication en série,

et dans lequel le réseau de dispositifs distribués est un système de détection intelligent.


 




Drawing

















Cited references

REFERENCES CITED IN THE DESCRIPTION



This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

Patent documents cited in the description




Non-patent literature cited in the description