Global Patent Index - EP 1112577 A1

EP 1112577 A1 20010704 - BUILT-IN SELF TEST SCHEMES AND TESTING ALGORITHMS FOR RANDOM ACCESS MEMORIES

Title (en)

BUILT-IN SELF TEST SCHEMES AND TESTING ALGORITHMS FOR RANDOM ACCESS MEMORIES

Title (de)

EINGEBAUTEN SELBSTTESTSSCHEMA UND TESTALGORITHMEN FÜR DIREKTZUGRIFFSPEICHER

Title (fr)

SYSTEMES D'AUTO-CONTROLE INTEGRES ET ALGORITHMES DE CONTROLE POUR MEMOIRES A ACCES ALEATOIRES

Publication

EP 1112577 A1 20010704 (EN)

Application

EP 00937104 A 20000623

Priority

  • GR 0000022 W 20000623
  • GR 99100210 A 19990623

Abstract (en)

[origin: WO0101422A1] A Built-in Self Test (BIST) scheme for testing Random Access Memories (RAMs) is disclosed. This scheme is capable of testing either stand-alone or embedded RAMs. Furthermore testing algorithms to exploit this scheme in order to detect all Neighborhood Pattern Sensitive Faults (NPSFs) as well as all cell stuck-at and transition faults in the memory array, and also all single stuck-at faults in the address decoding or the sensing/writing circuitry, are given. The BIST circuitry includes a BIST Controller, a Test Pattern Generation (TPG) unit, a register (RWR) to read and write test data from/to the memory array and a BIST I/O circuitry. The BIST Controller controls the RAM during the test mode of operation while TPG generates the proper test patterns to test the RAM. Test patterns are used to fulfill the RWR register. Since, in the proposed scheme the cells of RWR are connected directly to the sense amplifiers and write buffers of the sensing/writing circuitry, test data can be written to the cells of a word line in parallel while multiple word lines can be written with the same test data in successive write sessions. In addition various methods are given to evaluate the data retrieved in RWR from the memory array, in order to detect and locate possible faults. Finally, the BIST I/O is capable of storing test information concerning the location of a malfunction in the RAM and outputting this information to the external environment via an integrated circuit I/O port or in collaboration with a TAP controller.

IPC 1-7

G11C 29/00

IPC 8 full level

G01R 31/28 (2006.01); G11C 29/10 (2006.01); G11C 29/34 (2006.01); G11C 29/38 (2006.01)

CPC (source: EP)

G11C 29/10 (2013.01); G11C 29/34 (2013.01); G11C 29/38 (2013.01)

Citation (search report)

See references of WO 0101422A1

Designated contracting state (EPC)

AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE

DOCDB simple family (publication)

WO 0101422 A1 20010104; EP 1112577 A1 20010704; GR 990100210 A 20010228; JP 2003503813 A 20030128

DOCDB simple family (application)

GR 0000022 W 20000623; EP 00937104 A 20000623; GR 990100210 A 19990623; JP 2001506556 A 20000623